Lumped Elements for RF and Microwave Circuits

Inder Bahl
Lumped Elements for RF and Microwave Circuits
For a listing of recent titles in the Artech House Microwave Library, turn to the back of this book.
To my adorable grandsons, Karan and Rohan Kaushal, with whom I play, cry, and laugh, and who have provided me with the idea and inspiration to write this book.
Contents

Preface xvii

Acknowledgments xix

1 Introduction 1

1.1 History of Lumped Elements 1

1.2 Why Use Lumped Elements for RF and Microwave Circuits? 2

1.3 L, C, R Circuit Elements 4

1.4 Basic Design of Lumped Elements 6

1.4.1 Capacitor 7

1.4.2 Inductor 8

1.4.3 Resistor 8

1.5 Lumped-Element Modeling 9

1.6 Fabrication 11

1.7 Applications 12

References 13

2 Inductors 17

2.1 Introduction 17
2.2 Basic Definitions 18
2.2.1 Inductance 18
2.2.2 Magnetic Energy 18
2.2.3 Mutual Inductance 20
2.2.4 Effective Inductance 20
2.2.5 Impedance 21
2.2.6 Time Constant 21
2.2.7 Quality Factor 22
2.2.8 Self-Resonant Frequency 23
2.2.9 Maximum Current Rating 23
2.2.10 Maximum Power Rating 23
2.2.11 Other Parameters 23
2.3 Inductor Configurations 24
2.4 Inductor Models 25
2.4.1 Analytical Models 25
2.4.2 Coupled-Line Approach 28
2.4.3 Mutual Inductance Approach 34
2.4.4 Numerical Approach 36
2.4.5 Measurement-Based Model 38
2.5 Coupling Between Inductors 45
2.5.1 Low-Resistivity Substrates 45
2.5.2 High-Resistivity Substrates 46
2.6 Electrical Representations 50
2.6.1 Series and Parallel Representations 50
2.6.2 Network Representations 51
3 Printed Inductors 57
3.1 Inductors on Si Substrate 58
3.1.1 Conductor Loss 60
3.1.2 Substrate Loss 63
3.1.3 Layout Considerations 64
3.1.4 Inductor Model 65
3.1.5 Q-Enhancement Techniques 69
3.1.6 Stacked-Coil Inductor 80
3.1.7 Temperature Dependence 84
<table>
<thead>
<tr>
<th>Section</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.2</td>
<td>Inductors on GaAs Substrate</td>
<td>86</td>
</tr>
<tr>
<td>3.2.1</td>
<td>Inductor Models</td>
<td>87</td>
</tr>
<tr>
<td>3.2.2</td>
<td>Figure of Merit</td>
<td>88</td>
</tr>
<tr>
<td>3.2.3</td>
<td>Comprehensive Inductor Data</td>
<td>88</td>
</tr>
<tr>
<td>3.2.4</td>
<td>Q-Enhancement Techniques</td>
<td>104</td>
</tr>
<tr>
<td>3.2.5</td>
<td>Compact Inductors</td>
<td>112</td>
</tr>
<tr>
<td>3.2.6</td>
<td>High Current Handling Capability Inductors</td>
<td>116</td>
</tr>
<tr>
<td>3.3</td>
<td>Printed Circuit Board Inductors</td>
<td>118</td>
</tr>
<tr>
<td>3.4</td>
<td>Hybrid Integrated Circuit Inductors</td>
<td>121</td>
</tr>
<tr>
<td>3.4.1</td>
<td>Thin-Film Inductors</td>
<td>121</td>
</tr>
<tr>
<td>3.4.2</td>
<td>Thick-Film Inductors</td>
<td>124</td>
</tr>
<tr>
<td>3.4.3</td>
<td>LTCC Inductors</td>
<td>126</td>
</tr>
<tr>
<td>3.5</td>
<td>Ferromagnetic Inductors</td>
<td>127</td>
</tr>
<tr>
<td>4</td>
<td>Wire Inductors</td>
<td>137</td>
</tr>
<tr>
<td>4.1</td>
<td>Wire-Wound Inductors</td>
<td>137</td>
</tr>
<tr>
<td>4.1.1</td>
<td>Analytical Expressions</td>
<td>137</td>
</tr>
<tr>
<td>4.1.2</td>
<td>Compact High-Frequency Inductors</td>
<td>144</td>
</tr>
<tr>
<td>4.2</td>
<td>Bond Wire Inductor</td>
<td>146</td>
</tr>
<tr>
<td>4.2.1</td>
<td>Single and Multiple Wires</td>
<td>147</td>
</tr>
<tr>
<td>4.2.2</td>
<td>Wire Near a Corner</td>
<td>150</td>
</tr>
<tr>
<td>4.2.3</td>
<td>Wire on a Substrate Backed by a Ground Plane</td>
<td>151</td>
</tr>
<tr>
<td>4.2.4</td>
<td>Wire Above a Substrate Backed by a Ground Plane</td>
<td>153</td>
</tr>
<tr>
<td>4.2.5</td>
<td>Curved Wire Connecting Substrates</td>
<td>154</td>
</tr>
<tr>
<td>4.2.6</td>
<td>Twisted Wire</td>
<td>155</td>
</tr>
<tr>
<td>4.2.7</td>
<td>Maximum Current Handling of Wires</td>
<td>155</td>
</tr>
<tr>
<td>4.3</td>
<td>Wire Models</td>
<td>156</td>
</tr>
<tr>
<td>4.3.1</td>
<td>Numerical Methods for Bond Wires</td>
<td>156</td>
</tr>
<tr>
<td>4.3.2</td>
<td>Measurement-Based Model for Air Core Inductors</td>
<td>156</td>
</tr>
<tr>
<td>4.3.3</td>
<td>Measurement-Based Model for Bond Wires</td>
<td>158</td>
</tr>
<tr>
<td>4.4</td>
<td>Magnetic Materials</td>
<td>160</td>
</tr>
<tr>
<td>References</td>
<td></td>
<td>161</td>
</tr>
</tbody>
</table>
# Capacitors

5.1 Introduction 163
5.2 Capacitor Parameters 165
5.2.1 Capacitor Value 165
5.2.2 Effective Capacitance 166
5.2.3 Tolerances 166
5.2.4 Temperature Coefficient 166
5.2.5 Quality Factor 167
5.2.6 Equivalent Series Resistance 167
5.2.7 Series and Parallel Resonances 167
5.2.8 Dissipation Factor or Loss Tangent 170
5.2.9 Time Constant 170
5.2.10 Rated Voltage 170
5.2.11 Rated Current 170
5.3 Chip Capacitor Types 171
5.3.1 Multilayer Dielectric Capacitor 171
5.3.2 Multiplate Capacitor 172
5.4 Discrete Parallel Plate Capacitor Analysis 173
5.4.1 Vertically Mounted Series Capacitor 173
5.4.2 Flat-Mounted Series Capacitor 176
5.4.3 Flat-Mounted Shunt Capacitor 177
5.4.4 Measurement-Based Model 178
5.5 Voltage and Current Ratings 181
5.5.1 Maximum Voltage Rating 181
5.5.2 Maximum RF Current Rating 181
5.5.3 Maximum Power Dissipation 182
5.6 Capacitor Electrical Representation 185
5.6.1 Series and Shunt Connections 185
5.6.2 Network Representations 187
References 188

# Monolithic Capacitors

6.1 MIM Capacitor Models 192
6.1.1 Simple Lumped Equivalent Circuit 193
| 6.1.2 | Coupled Microstrip-Based Distributed Model | 194 |
| 6.1.3 | Single Microstrip-Based Distributed Model | 198 |
| 6.1.4 | EC Model for MIM Capacitor on Si | 202 |
| 6.1.5 | EM Simulations | 204 |
| 6.2 | High-Density Capacitors | 206 |
| 6.2.1 | Multilayer Capacitors | 208 |
| 6.2.2 | Ultra-Thin-Film Capacitors | 211 |
| 6.2.3 | High-K Capacitors | 212 |
| 6.2.4 | Fractal Capacitors | 212 |
| 6.2.5 | Ferroelectric Capacitors | 214 |
| 6.3 | Capacitor Shapes | 216 |
| 6.3.1 | Rectangular Capacitors | 217 |
| 6.3.2 | Circular Capacitors | 218 |
| 6.3.3 | Octagonal Capacitors | 218 |
| 6.4 | Design Considerations | 220 |
| 6.4.1 | Q-Enhancement Techniques | 220 |
| 6.4.2 | Tunable Capacitor | 223 |
| 6.4.3 | Maximum Power Handling | 223 |
| References | | 227 |

| 7 | **Interdigital Capacitors** | 229 |
| 7.1 | Interdigital Capacitor Models | 230 |
| 7.1.1 | Approximate Analysis | 230 |
| 7.1.2 | J-Inverter Network Equivalent Representation | 235 |
| 7.1.3 | Full-Wave Analysis | 236 |
| 7.1.4 | Measurement-Based Model | 238 |
| 7.2 | Design Considerations | 239 |
| 7.2.1 | Compact Size | 239 |
| 7.2.2 | Multilayer Capacitor | 241 |
| 7.2.3 | Q-Enhancement Techniques | 244 |
| 7.2.4 | Voltage Tunable Capacitor | 247 |
| 7.2.5 | High-Voltage Operation | 249 |
| 7.3 | Interdigital Structure as a Photodetector | 249 |
| References | | 251 |
## 8 Resistors

8.1 Introduction

8.2 Basic Definitions
8.2.1 Power Rating
8.2.2 Temperature Coefficient
8.2.3 Resistor Tolerances
8.2.4 Maximum Working Voltage
8.2.5 Maximum Frequency of Operation
8.2.6 Stability
8.2.7 Noise
8.2.8 Maximum Current Rating

8.3 Resistor Types
8.3.1 Chip Resistors
8.3.2 MCM Resistors
8.3.3 Monolithic Resistors

8.4 High-Power Resistors

8.5 Resistor Models
8.5.1 EC Model
8.5.2 Distributed Model
8.5.3 Meander Line Resistor

8.6 Resistor Representations
8.6.1 Network Representations
8.6.2 Electrical Representations

8.7 Effective Conductivity

8.8 Thermistors

References

## 9 Via Holes

9.1 Types of Via Holes
9.1.1 Via Hole Connection
9.1.2 Via Hole Ground

9.2 Via Hole Models
9.2.1 Analytical Expression
9.2.2 Quasistatic Method 284
9.2.3 Parallel Plate Waveguide Model 286
9.2.4 Method of Moments 287
9.2.5 Measurement-Based Model 289
9.3 Via Fence 290
9.3.1 Coupling Between Via Holes 293
9.3.2 Radiation from Via Ground Plug 293
9.4 Plated Heat Sink Via 294
9.5 Via Hole Layout 294
References 296

10 Airbridges and Dielectric Crossovers 299
10.1 Airbridge and Crossover 299
10.2 Analysis Techniques 301
10.2.1 Quasistatic Method 301
10.2.2 Full-Wave Analysis 306
10.3 Models 308
10.3.1 Analytical Model 308
10.3.2 Measurement-Based Model 310
References 315

11 Transformers and Baluns 317
11.1 Basic Theory 318
11.1.1 Parameters Definition 318
11.1.2 Analysis of Transformers 319
11.1.3 Ideal Transformers 322
11.1.4 Equivalent Circuit Representation 323
11.1.5 Equivalent Circuit of a Practical Transformer 325
11.1.6 Wideband Impedance Matching Transformers 326
11.1.7 Types of Transformers 329
11.2 Wire-Wrapped Transformers 329
11.2.1 Tapped Coil Transformers 329
11.2.2 Bond Wire Transformer 332
11.3 Transmission-Line Transformers 332
### 14 Microstrip Overview

14.1 Design Equations
  14.1.1 Characteristic Impedance and Effective Dielectric Constant
  14.1.2 Effect of Strip Thickness

14.2 Design Considerations
  14.2.1 Effect of Dispersion
  14.2.2 Microstrip Losses
  14.2.3 Quality Factor $Q$
  14.2.4 Enclosure Effect
  14.2.5 Frequency Range of Operation
  14.2.6 Power-Handling Capability

14.3 Coupled Microstrip Lines
  14.3.1 Even-Mode Capacitance
  14.3.2 Odd-Mode Capacitance
  14.3.3 Characteristic Impedances
  14.3.4 Effective Dielectric Constants

14.4 Microstrip Discontinuities
  14.5 Compensated Microstrip Discontinuities
    14.5.1 Step-in-Width
    14.5.2 Chamfered Bend
    14.5.3 T-Junction

References
Preface

During the last decade, stimulated by unprecedented growth in the wireless communication application, outstanding progress has been made in the development of low-cost solutions for front-end RF and microwave systems. Lumped elements such as inductors, capacitors, and resistors have played a vital role in the development of such low-cost circuits. Numerous articles on the subject of lumped elements are scattered in a wide array of technical journals and conference proceedings; however, no comprehensive text dedicated to this topic exists. There is an urgent need for a book on this subject to fill the void.

This book deals with comprehensive treatment of RF and microwave circuit elements, including inductors, capacitors, resistors, transformers, via holes, airbridges, and crossovers. The topics discussed include materials, fabrication, analyses, design, modeling, and physical, electrical, and thermal practical considerations. The elements of the book are self-contained and cover practical aspects in detail, which generally are not readily available. This book also includes extensive design information in the form of equations, tables, and figures.

The unique features of this book include an in-depth study of lumped elements, extensive design equations and figures, the treatment of the practical aspect of lumped elements, and a description of fabrication technologies. The purpose of this book is to present a complete and up-to-date body of knowledge on lumped elements. The topics dealing with lumped elements are divided into 14 chapters.

The lumped elements are introduced in Chapter 1. This chapter describes the basic design of lumped elements and their modeling, fabrication, and applications. Chapter 2 deals with basics of inductors. It provides basic definitions, inductor configurations, inductor models, coupling between inductors, and electrical representations.
The printed inductors are covered in Chapter 3. The realization of inductors on several different substrates are treated. These include inductors on Si, GaAs, printed circuit board, and hybrid integrated circuit substrates. Wire inductors are the subject of Chapter 4. Analysis and design of wire-wound and bond wire inductors are discussed. A brief description of magnetic materials is also included.

Capacitors, including discrete, MIM, and interdigital, are described in Chapters 5, 6, and 7, respectively. The basic definition of capacitor parameters, chip capacitor types, the analysis of parallel plate capacitors, voltage and current ratings, and the electrical representation of capacitors are included in Chapter 5. Monolithic capacitors are treated in Chapter 6. Equivalent circuit models of capacitors, high-density capacitors, and capacitor shapes are discussed in this chapter. The treatment of interdigital capacitors is included in Chapter 7, describing its equivalent circuit models, design considerations, and applications.

Chapters 8, 9, and 10 deal with lumped resistors, via holes, and airbridge/dielectric crossovers, respectively. The basic definitions of resistor parameters, resistor types, high-power resistors, resistor equivalent circuit models, and resistor-circuit representations are included in Chapter 8. The effective conductivity of resistor materials and thermistor as an application of a resistor are discussed. Chapter 9 deals with via hole connection and via hole ground. The analysis and equivalent circuit models and design considerations, including coupling and layout of via holes, are described. Types of airbridge and crossover, analysis techniques, equivalent circuit models, and design consideration are discussed in Chapter 10.

The applications of lumped elements including transformers, baluns, and other passive circuits are treated in Chapters 11 and 12. The basic theory of transformers, wire wrapped, transmission line transformers, and ferrite transformers are discussed in Chapter 11. This chapter also describes parallel conductor transformers on Si substrate and spiral transformers on GaAs substrate. Passive lumped element circuits are discussed in Chapter 12. The circuit types include filters, hybrids, dividers, matching networks, biasing networks, switches, phase shifters, and attenuators.

Chapter 13 deals with fabrication technologies for lumped elements, including materials, salient features of fabrication, and examples. The fabrication technologies discussed are printed circuit board, microwave printed circuit, hybrid microwave integrated circuit, monolithic microwave integrated circuit, monolithic integrated CMOS, and micromachining.

The microstrip overview is given in Chapter 14 in order to make this book self-contained. The topics discussed are design equations, design considerations, thermal design, coupled lines, and discontinuities. The appendix is included to facilitate readers in their designs. I hope that the selection of topics and their presentation will meet the expectations of the readers.
Acknowledgments

As with any comprehensive treatment of a topic, one must draw upon the works of a large number of researchers and authors. I want to express my appreciation to their work and a number of publishing houses for copyright permissions for figures and other material from their work.

I am also indebted to Professor K. C. Gupta, who introduced me to the wonderful field of microwaves and antennas. He also critically reviewed the complete manuscript and made excellent suggestions to greatly enhance the text. Many friends and colleagues, at M/A-COM and elsewhere, have significantly contributed in the improvements of this book, through reading parts of the manuscript or the complete manuscript. I particularly want to thank Ken Puglia, Dr. Prakash Bhartia, Dr. Sanjay Raman, Dr. Arvind Sharma, Dr. Edward Griffin, Dr. Dain Miller, Chip Hudgins, and Sandy Martin for their support. I owe a special note of thanks to Linda Blankenship and Doris Cox for their support in expertly transforming my handwritten text into word-processing documents.

The preparation of this book has depended on my organization and a number of very supportive individuals. I would like to thank M/A-COM management for its support and encouragement.

The Artech House team did an excellent job on the final book. I would like to thank Mark Walsh, Barbara Lovenvirth, Judi Stone, and Rebecca Allendorf for their patience, support, and cooperation.

Finally, and most importantly, I want to express my deep appreciation to my wife, Subhash Bahl, for her encouragement, enduring unselfishness, and support. Her patience allowed me to work during many evenings, holidays, and weekends to complete this gigantic task. I especially wish to thank my daughter Preeti, son-in-law Ashutosh, son Puneet, and grandsons Karan and Rohan for their love, support, and patience.
Introduction

A lumped element in microwave circuits is defined as a passive component whose size across any dimension is much smaller than the operating wavelength so that there is no appreciable phase shift between the input and output terminals. Generally, keeping the maximum dimension less than $\lambda/20$ is a good approximation where $\lambda$ is the guide wavelength. Lumped elements for use at RF and microwave frequencies are designed on the basis of this consideration. RF and microwave circuits use three basic lumped-element building blocks; capacitors, inductors and resistors. Lumped inductor transformers and baluns are also commonly used in many circuits.

1.1 History of Lumped Elements

Lumped elements (LEs) came into existence for possible use in microwave integrated circuits (MICs) almost four decades ago. The first usage of lumped elements was reported in 1965 [1]. During the late 1960s and early 1970s, several papers [2–9] describing the design, measurement, and application of LEs were published. During that time, the primary purpose was to reduce the size of MICs at the low end of the microwave frequency band. At L- and S-band frequencies, MIC technology using a distributed circuit approach (e.g., microstrip) occupies a lot of space. During the 1970s and early 1980s, tremendous progress was made using LEs for MICs at operating frequencies as high as 12 GHz [10–12]. During the advent of monolithic microwave integrated circuits (MMICs) in 1976, LEs became an integral part of microwave circuit design [13–28]. The emergence of wireless and mobile applications along with increased phased-array applications have provided additional incentives to use
Lumped Elements for RF and Microwave Circuits

LEs to develop compact and lower cost active and passive RF and microwave circuits [29]. Figure 1.1 shows the basic lumped elements used in MMICs. Also shown are via holes and dielectric crossovers, which are integral parts of these elements.

1.2 Why Use Lumped Elements for RF and Microwave Circuits?

Although lumped-element circuits typically exhibit a lower quality factor $Q$ than distributed circuits due to smaller element dimensions and the multilevel fabrication process, they have the advantage of smaller size, lower cost, and wider bandwidth characteristics. These characteristics are especially suitable for monolithic MICs and for broadband hybrid MICs where small size requirements are of prime importance. Impedance transformations of the order of 20:1 can be accomplished easily using the lumped-element approach. Therefore, high-power devices with very low input and output impedance values can be matched to 50$\Omega$ easily with large impedance transformers using lumped elements. Because lumped elements are by definition much smaller than the wavelength, coupling effects between them when they are placed in proximity are smaller than those of distributed elements. In LE-based compact circuits, amplitude and phase variations are smaller due to smaller phase delays. This feature helps further in realizing high-performance compact circuits.

Currently MMIC technologies have reached a mature stage; lumped elements working at up to even 30 GHz are more suitable for low-cost circuit solutions. At frequencies below C-band, MMICs using lumped inductors and capacitors are an order of magnitude smaller than ICs using distributed elements fabricated in microstrip or coplanar waveguide (CPW). At RF and the low end of the microwave band, the use of lumped elements makes the chip size significantly smaller without affecting the RF performance, increases the number of chips per wafer, and gives improved visual and RF yields. All of these factors can reduce chip costs drastically.

Another advantage of using lumped elements in RF and microwave circuits lies in the fact that several design techniques used in circuits at lower RF frequencies, which are not practical at microwave frequencies using microstrip, coaxial, or waveguide transmission media, can now be successfully applied up to X-band frequencies. The circuit configurations include true lowpass and highpass filters; Gilbert-cell mixers; Colpitts, Pierce, Hartley, Clapp, and multivibrator-type oscillators; differential, push-pull, and feedback amplifiers; high-voltage and phase-splitting amplifiers; direct-coupled amplifiers; bridged T-coil amplifiers; and series and shunt gain peaked broadband amplifiers.
Figure 1.1 MMIC circuits use passive lumped elements: (a) spiral inductor, (b) interdigital capacitor, (c) airbridge crossover, (d) thin-film resistor, (e) MIM capacitor, and (f) via hole.
In broadband applications, lumped elements play a significant role in achieving the required circuit performance. To tune out the active device capacitance, one needs an inductance with the minimum possible parasitic capacitance. At microwave frequencies, one generally uses high-impedance lines, which are inductive in nature. However, these lines have associated shunt capacitance, which reduces the gain-bandwidth product of the circuit. For example, a 12-μm-wide microstrip conductor on a 75-μm-thick GaAs substrate requires a 1,160-μm-long line to realize an inductance value of 0.8 nH. The associated shunt capacitance value is about 0.13 pF. On the other hand, a lumped-element inductor with a 12-μm width and 2.5 turns will result in 0.8 nH of inductance and only 0.04 pF of shunt capacitance. Therefore, using lumped inductors with much lower parasitic capacitance will result in wider bandwidth circuits.

RF chokes using lumped inductors have a distinct advantage in terms of size and bandwidth in comparison to the λ/4 line transformers commonly used in microwave circuits to bring bias to active or passive solid-state devices. For example, a compact inductor having 5-nH value and a series resonant frequency above 20 GHz can be used as a RF choke from 5 to 20 GHz, whereas one needs two to three sections of λ/4 transformers to realize the same bandwidth.

In summary, LEs in comparison to conventional distributed elements have smaller size and lower cost, large impedance transformation ratio capability, smaller interaction effects between circuit elements, lower associated complementary reactance, and wider bandwidth capability.

1.3 L, C, R Circuit Elements

In this section brief descriptions of an inductor (L), a capacitor (C), and a resistor (R) and their basic functions are provided. Mathematical relations between the terminal voltage and current across these circuit elements as shown in Figure 1.2 are also included. In this discussion we will consider these elements as ideal; that is, L, C, R represent a pure and linear inductor, capacitor, and resistor, respectively.

![Figure 1.2 Two-terminal voltage and current representations of lumped inductor, capacitor and resistor.](image-url)
An ideal inductor of inductance $L$ stores or releases magnetic energy $W_m$, and does not store electric energy. This component also does not dissipate any power and the phase of the time-varying electric current $i(t)$ lags the phase of the voltage $v(t)$ across its terminals. Mathematically,

\[
v(t) = L \frac{di(t)}{dt}, \quad v = j\omega Li \tag{1.1a}
\]

\[
i(t) = \frac{1}{L} \int v(t) \, dt, \quad i = \frac{v}{j\omega L} \tag{1.1b}
\]

\[
W_m = \frac{1}{2} L i_0^2 \tag{1.1c}
\]

where the time dependence is assumed as $e^{j\omega t}$ and $i_0$ is the root mean square (rms) value of the current.

In an ideal capacitor of capacitance $C$, the stored or released energy is only of electric type $W_e$ and such components do not dissipate any power. In a capacitor the phase of the electric current $i(t)$ leads the phase of the voltage $v(t)$ and the relationships between $v$ and $i$ are expressed as follows:

\[
i(t) = C \frac{dv(t)}{dt}, \quad i = j\omega Cv \tag{1.2a}
\]

\[
v(t) = \frac{1}{C} \int i(t) \, dt \tag{1.2b}
\]

\[
W_e = \frac{1}{2} Cv_0^2 \tag{1.2c}
\]

where $v_0$ is the rms value of the voltage.

A lossy component, when its dimensions are much less than the operating wavelength, is considered a linear resistor. In such a component, the voltage and current across its terminals are in phase and the incident power is completely dissipated. If $V$ and $I$ are the rms voltage and current across a resistor of value $R$, then by Ohm’s law

\[
V = RI \tag{1.3}
\]

The power dissipated $P$ is given by
\[ P = VI = R I^2 = \frac{V^2}{R} \quad (1.4) \]

### 1.4 Basic Design of Lumped Elements

Lumped elements at RF and microwave frequencies are designed based on small sections of TEM lines such as microstrip lines, which are much smaller than the operating wavelength. Consider a uniform transmission line with series resistance \( R \), series inductance \( L \), shunt conductance \( G \), and shunt capacitance \( C \), all defined per unit length of the line as shown in Figure 1.3. In this case the total length \( \ell \) is divided into small sections of length \( \Delta \ell \ll \lambda \). From transmission line theory, the driving point or input impedance \( Z_{\text{in}} \) of the line of length \( \ell \) and terminated in an impedance \( Z_L \) at the output as shown in Figure 1.4, is given by

\[
Z_{\text{in}} = Z_0 \frac{Z_L \cosh(\gamma \ell) + Z_0 \sinh(\gamma \ell)}{Z_0 \cosh(\gamma \ell) + Z_L \sinh(\gamma \ell)} \quad (1.5)
\]

where \( Z_0 \) is known as the characteristic impedance and \( \gamma \) is the propagation constant of the transmission line. These quantities are expressed as

\[
Z_0 = \sqrt{\frac{R + j\omega L}{G + j\omega C}} \quad (1.6)
\]

![Figure 1.3 Lumped circuit representation of a transmission line.](image1)

![Figure 1.4 Input impedance of a transmission line terminated in load \( Z_L \).](image2)
\[ \gamma = \sqrt{(R + j\omega L)(G + j\omega C)} = \alpha + j\beta \]  

(1.7)

where \(\alpha\) and \(\beta\) are the attenuation and phase constants, respectively. When the line length is very small, \(\gamma \ell \ll 1\), \(Z_{\text{in}}\) may be written as

\[ Z_{\text{in}} = Z_0 \frac{Z_L + Z_0 \gamma \ell}{Z_0 + Z_L \gamma \ell} \]  

(1.8)

For a lossless case, \(R = \overline{G} = 0\)

\[ Z_0 = \sqrt{\frac{L}{C}} \]  

and \(\gamma = j\beta = j\omega \sqrt{LC}\)  

(1.9)

Next we discuss the realization of various lumped elements using (1.5).

### 1.4.1 Capacitor

A lumped capacitor may be realized by using an open-circuited \((Z_L = \infty)\) microstrip section. In this case (1.5) becomes

\[ Z_{\text{in}} \equiv \frac{Z_0}{\tanh (\gamma \ell)} \equiv \frac{Z_0}{\gamma \ell - \frac{1}{3} (\gamma \ell)^3 + \ldots} \]  

(1.10)

When \(\gamma \ell \ll 1\),

\[ Z_{\text{in}} \equiv \frac{Z_0}{\gamma \ell} + \frac{Z_0 \gamma \ell}{3} \]  

(1.11)

From (1.6) and (1.7), and \(G \ll \omega C\)

\[ Z_{\text{in}} \equiv \frac{\overline{G}}{(\omega C)^2} \ell + \frac{\overline{R} \ell}{3} + \frac{1}{j\omega C \ell} + \frac{j\omega L \ell}{3} \]  

(1.12)

Neglecting the inductor parasitic,

\[ Z_{\text{in}} \equiv \frac{G}{(\omega C)^2} \ell + \frac{R}{3} + \frac{1}{j\omega C} \]  

(1.13)

where \(G, R, C\) are the total conductance, resistance, and capacitance of the microstrip section. The equivalent circuit of the open-circuited stub is shown...
in Figure 1.5, where \( G/(\omega C)^2 \) and \( R/3 \) represent the dielectric and conductor loss, respectively.

Equation (1.13) also provides another interesting conclusion: For any open-circuited line, the conductive resistance is only one-third of the total resistance measured between input and output. This is why in metal semiconductor field-effect transistors (MESFETs) or high electron mobility transistors (HEMTs), the RF gate resistance is taken as one-third of the end-to-end gate finger resistance.

### 1.4.2 Inductor

The input impedance of a small section \((\gamma \ell << 1)\) short-circuited \((Z_L = 0)\) line is expressed as

\[
Z_{\text{in}} = Z_0 \tanh (\gamma \ell) \equiv Z_0 \gamma \ell = R + j\omega L \tag{1.14}
\]

Thus a small-length short-circuited transmission line behaves as an inductor in series with a resistor \(R\) as shown in Figure 1.6. The resistance \(R\) represents the conductor loss, which is negligible for short sections of copper or gold conductors.

### 1.4.3 Resistor

As discussed earlier, the short-circuited transmission line behaves as an inductor when the conductors have low resistance. However, when a section of good
conductor is replaced with thin lossy conductor such as NiCr (sheet resistance \( \equiv 20 \Omega \) /square compared to 0.005 \( \Omega \) /square for gold), the resistive part becomes dominant and the microstrip section behaves as a resistor with negligible parasitic inductive and capacitive reactances.

### 1.5 Lumped-Element Modeling

An ideal lumped element is not realizable even at lower microwave frequencies because of the associated parasitic reactances due to fringing fields. At RF and microwave frequencies, each component has associated electric and magnetic fields and finite dissipative loss. Thus, such components store or release electric and magnetic energies across them and their resistance accounts for the dissipated power. The relative values of the \( C, L, \) and \( R \) components in these elements depend on the intended use of the LE. To describe their electrical behavior, equivalent circuit models for such components are commonly used. Lumped-element equivalent circuit (EC) models consist of basic circuit elements (\( L, C, \) or \( R \)) with the associated parasitics denoted by subscripts. Accurate computer-aided design of MICs and MMICs requires a complete and accurate characterization of these components. This requires comprehensive models including the effect of ground plane, fringing fields, proximity effects, substrate material and thickness, conductor thickness, and associated mounting techniques and applications. Thus, an EC representation of a lumped element with its parasitics and their frequency-dependent characteristics is essential for accurate element modeling. An EC model consists of the circuit elements necessary to fully describe its response, including resonances, if any. Models can be developed using analytical, electromagnetic simulation, and measurement based methods.

The early models of lumped elements were developed using analytical semiempirical equations. In 1943, Terman [30] published an expression for the inductance of a thin metallic straight line that was later improved by Caulton et al. [3], who added the effect of metallization thickness. Wheeler [31] presented an approximate formula for the inductance of a circular spiral inductor with reasonably good accuracy at lower microwave frequencies. This formula has been extensively used in the design of microwave lumped circuits. Grover [32] has discussed inductance calculations for several geometries. The theoretical modeling of microstrip inductors for MICs has usually been based on two methods: the lumped-element approach and the coupled-line approach. The lumped-element approach uses formulas for free-space inductance with ground plane effects. These frequency-independent formulas are useful only when the total length of the inductor is a small fraction of the operating wavelength and when interturn capacitance can be ignored. In the coupled-line approach, an inductor is analyzed using multiconductor coupled microstrip lines. This
technique predicts the spiral inductor’s performance reasonably well for two turns and up to about 18 GHz.

An earlier theory for the interdigital capacitor was published by Alley [4], and Joshi et al. [33] presented modified formulas for these capacitors. Mondal [34] reported a distributed model of the MIM capacitor based on the coupled-line approach. Pengelly et al. [35, 36] presented the first extensive results on different lumped elements on GaAs, including inductors and interdigital capacitors, with special emphasis on the $Q$-factor. Pettenpaul et al. [37] reported lumped-element models using numerical solutions along with basic microstrip theory and network analysis. In general, analytical models are good for estimating the electrical performance of lumped elements.

The realization of lumped $L$, $C$, $R$ elements at microwave frequencies is possible by keeping the component size much smaller than the operating wavelength. However, when the component size becomes greater than $\lambda/10$, these components have undesirable associated parasitics such as resistance, capacitance, and inductance. At RF and higher frequencies, the reactances of the parasitics become more significant, with increasing frequency resulting in higher loss and spurious resonances. Thus, empirical expressions are not accurate enough to predict LE performance accurately. Once lumped elements are accurately characterized either by electromagnetic (EM) simulation or measurements, the parasitic reactances become an integral part of the component and their effects can be included in the design.

Recent advances in workstation computing power and user-friendly software make it possible to develop EM field simulators [38–43]. These simulators play a significant role in the simulation of single and multilayer passive circuit elements such as transmission lines and their discontinuities; patches; multilayer components, namely, inductors, capacitors, resistors, via holes, airbridges, inductor transformers, packages, and so on; and passive coupling between various circuit elements. Accurate evaluation of the effects of radiation, surface waves and interaction between components on the performance of densely packed MMICs can only be calculated using three-dimensional (3-D) EM simulators.

The most commonly used method of developing accurate models for lumped elements is by measuring dc resistance and S-parameter data. This modeling approach gives quick and accurate results, although the results are generally limited to just the devices measured. EC model parameters are extracted by computer optimization, which correlates the measured dc and S-parameter data (one- or two-port data) up to 26 or 40 GHz depending on the application. The accuracy of the model parameter values can be as good as the measurement accuracy by using recently developed on-wafer calibration standards and techniques [44]. The equivalent circuit models are valid mostly up to the first parallel resonant frequency $f_{\text{res}}$. However, when a design is involved with harmonics, for example, a power amplifier with second and third harmonic terminations at
the output, one requires either EM simulated data working up to the highest
design frequency or a more complex model taking into account higher order
resonances. If the operating frequency is lower than $f_{res}/3$, then the models
discussed above are adequate.

At RF and microwave frequencies, the resistance of LEs is quite different
from their dc values due to the skin effect. When an RF signal is applied across
a LE, due to the finite conductivity of the conductor material, EM fields
penetrate a conductor only a limited depth along its cross section. The distance
in the conductor over which the fields decrease to $1/e$ (about 36.9%) of the
values at the surface is called depth of penetration, or skin depth. This effect
is a function of frequency with the penetration depth decreasing with increasing
frequency. The flow of RF current is limited to the surface only, resulting in
higher RF surface resistance than the dc value. This effect is taken into account
during accurate modeling of the resistive loss in the component. Modeling of
lumped elements is discussed in later chapters.

### 1.6 Fabrication

Various technologies are used to fabricate lumped elements, including printed
circuit board, thin-film, thick-film, cofired ceramic, and MICs. At RF and
microwave frequencies, printed circuit board technology is limited to inductors,
whereas the other technologies can be used to make all lumped elements. In
traditional MICs, active devices in addition to passive discrete components such
as inductors, capacitors, and resistors are attached externally to an etched circuit
on an alumina substrate. In contrast, in MMICs, all circuit components, active
and passive, are fabricated simultaneously on a common semi-insulating semi-
conductor substrate. Therefore, by eliminating discrete components and bond
wire interconnects, the monolithic technologies have the advantage of being
well suited to high-volume production. Details of these technologies are given
in Chapter 13. Discrete components are manufactured exclusively using thin-
and thick-film techniques, whereas monolithic integrated components are com-
monly fabricated on GaAs and Si substrates. With the advent of new photolitho-
graphic techniques, the fabrication of lumped elements previously limited to
X-band frequencies can now be extended to about 60 GHz.

Discrete lumped elements are produced on big sheets and then individually
diced or cut. However, in MICs and MMICs the lumped elements are fabricated
on dielectric substrates, such as alumina and GaAs. The main purpose of the
substrate is to provide the needed physical support for these components and
a fixed environment for accurate characterization. In this case the EM energy
is confined to a very small area. Thus, the quality of the substrate material is
not as critical as it is for distributed transmission lines. However, to keep the
dielectric loss due to fringing fields to a low value, substrate materials with small loss tangent values are preferred. For inductors, it is desirable to keep the resonant frequency high. For this purpose the interturn capacitance and the capacitance between the trace and ground plane may be kept to lower values by using low dielectric constant materials.

1.7 Applications

Lumped elements are widely used in RF and microwave circuits including couplers, filters, power dividers/combiners, impedance transformers, baluns, control circuits, mixers, multipliers, oscillators, and amplifiers. Most high-volume microwave applications are either served by MICs or MMICs or both used together. MMICs have significant benefits over MICs in terms of smaller size, lighter weight, improved performance, higher reliability, and, most importantly, lower cost in high-volume applications. The emergence of wireless and mobile applications along with increased phased-array applications is relentlessly driving efforts to reduce MMIC cost. LE-based circuit design using inductors, capacitors, and resistors is a key technique for reducing MMIC chip area, resulting in more chips per wafer and leading to lower costs.

Another application of spiral geometry is in printed antennas for wireless communication; such structures can result in a small, low-profile, conformal antenna [45]. Spiral antennas are very suitable for handsets for mobile communication due to their ultrasmall size compared to patch antennas.

Depending on the frequency of operation, passive components for RF, microwave, and millimeter wave applications may be realized using a combination of solid-state devices, lumped elements, distributed elements, and quasioptical elements. Unless there is a need for special requirements for circuit realization in a particular band, commonly used circuit elements in the RF through millimeter wave frequency spectrum are shown in Figure 1.7.
Introduction

Figure 1.7 Realization of passive components using transistors ($T$), lumped elements ($L$, $C$, $R$), distributed elements ($D$), and quasioptical elements ($O$).

References


Introduction


[38] EM, Liverpool, NY: Sonnet Software.


[41] LIMMIC + Analysis Program, Ratingen, Germany: Jansen Microwave.

[42] MSC/EMAS, Milwaukee, WI: MacNeal Schwendler.


Inductors

2.1 Introduction

Lumped-element design using inductors, capacitors, and resistors is a key technique for reducing MMIC chip area resulting in more chips per wafer and thus lower cost. Inductors used as circuit components, matching networks, and biasing chokes play a significant role in the realization of compact integrated chips. Below C-band frequencies, MMICs using lumped inductors are an order of magnitude smaller than ICs using distributed matching elements such as microstrip lines or coplanar waveguides.

Inductors can take the form of single or multiple bond wires, wire-bound chip inductors, or lumped inductors made using hybrid and MIC fabrication technologies. In the low-microwave-frequency monolithic approach, low-loss inductors are essential to develop compact low-cost, low-noise amplifiers and high-power-added-efficiency amplifiers. Chip inductors are invariably used as RF chokes at RF and low microwave frequencies.

Inductors in MICs are fabricated using standard integrated circuit processing without any additional process steps. The innermost turn of the inductor is connected to other circuitry using a wire bond connection in conventional hybrid MICs, or through a conductor that passes under airbridges in multilayer MIC and MMIC technologies. The width and thickness of the conductor determines the current-carrying capacity of the inductor. In MMICs the bottom conductor’s thickness is typically 0.5 to 1.0 \( \mu \text{m} \), and the airbridge separates it from the upper conductors by 1.5 to 3.0 \( \mu \text{m} \). In a dielectric crossover technology, the separation between the conductor layers may be anywhere between 0.5 and 3.0 \( \mu \text{m} \). Typical inductance values for MMICs working above L-band are in
the range of 0.5 to 20 nH, whereas chip inductors are presently available up to 400 nH.

Three chapters are devoted to inductors; this chapter deals with general information on inductors, analytical equations, methods of analysis, measurement techniques for modeling, and coupling between inductors. Chapters 3 and 4 deal with printed/monolithic and wire inductors, respectively.

2.2 Basic Definitions

First of all we define several terms that we come across in the design and usage of inductors [1–8].

2.2.1 Inductance

In electrical circuits, the effect of magnetic energy storage is represented by an inductance $L$, which is defined in terms of magnetic flux $\Psi$ by

$$L = \frac{1}{I} \oint_B \mathbf{B} \cdot d\mathbf{s} = \frac{\Psi}{I}$$

$$= \mu_0 \mu_r \frac{1}{I} \oint_H \mathbf{H} \cdot d\mathbf{l}$$

(2.1)

where

- $I$ = the current flowing through the conductor in amperes,
- $B$ = magnetic flux density expressed in tesla (T) or weber/m$^2$ = $\mu_0 \mu_r H$,
- the magnetic field, $H$ is expressed in amp/m,
- $S$ = surface area enclosed by the loop of wire of length $\ell$.

For perfect conductors $\mu_r = 1$. Free-space permeability is $\mu_0 = 4\pi \times 10^{-7}$ H/m.

The current $I$ produces magnetic flux in the area $S$ bound by the loop as shown in Figure 2.1. In this case, $L$ is also known as self-inductance. Figure 2.2 shows the magnetic flux lines in a coil.

2.2.2 Magnetic Energy

In an inductor, the magnetic energy is stored as long as the current keeps flowing through it and is given by
Figure 2.1 Loop wire configuration showing flux area $S$, current $I$, and magnetic flux $B$.

Figure 2.2 Magnetic flux lines in a coil.

\[ W_m = \frac{LI^2}{2} \]  \hspace{1cm} (2.2)

where:

$W_m$ = magnetic energy expressed in Joules ($W \cdot s = J$), $W$ and $s$ designate watt and second, respectively;
$L$ = inductance in henrys (H);
$I$ = current in amperes (A).
2.2.3 Mutual Inductance

When two conductors carrying current are in proximity, their magnetic flux lines interact with each other. If the currents flow in opposite directions, the inductance of each conductor is reduced. Currents flowing in the same direction increase each conductor’s inductance. The change in an isolated conductor’s inductance when in proximity to another conductor is known as their **mutual inductance**. Consider two conductors in parallel; the mutual inductance is defined by

\[
M = L_m = \frac{L_a - L_o}{2}
\]

(2.3)

where

- \( M = L_m \) = mutual inductance in henrys (H);
- \( L_a \) = total inductance of the two conductors when the currents flow in the same direction;
- \( L_o \) = total inductance of the two conductors when the currents flow in the opposite direction.

If \( L \) is the self-inductance of each conductor in the isolated case, then the total inductance of each conductor is given by

\[
L_t = L + M \quad \text{(currents flow in the same direction)}
\]
\[
= L - M \quad \text{(currents flow in the opposite direction)}
\]

(2.4)

2.2.4 Effective Inductance

For chip inductors, the nominal inductance value is measured at low frequencies; however, the operating frequency range is much higher. Because the inductor has associated parasitic capacitance (due to interturn and ground plane effects) in parallel with its inductance as shown in Figure 2.3(a), the impedance of the inductor (neglecting series resistance) can be written as

\[
Z_i = \frac{j\omega L \times \frac{1}{j\omega C_p}}{j\omega L + \frac{1}{j\omega C_p}} = \frac{j\omega L}{1 - \omega^2 LC_p}
\]

or
2.2.5 Impedance

The impedance of an inductor is defined as

$$Z_L = \frac{V}{I} = j\omega L$$

(2.6)

where $$\omega = 2\pi f$$ and $$f$$ is the operating frequency in hertz (Hz). The preceding equation shows that the sinusoidal current in a perfect inductor lags the voltage by 90°.

2.2.6 Time Constant

When a dc voltage is applied across a series inductor-resistor combination as shown in Figure 2.3(b), the time required to charge the inductor to the applied voltage is known as the time constant $$\tau$$ and is given as

$$\tau = \frac{L}{R}$$

(2.7)

where $$\tau$$, $$L$$, and $$R$$ are expressed in seconds, henries, and ohms, respectively.
2.2.7 Quality Factor

Several different definitions of $Q$-factors for inductors have been used in the literature [9–18]. The most general definition of $Q$ is based on ratio of energy stored, $W_S$, to power dissipated, $P_D$, in the inductor per cycle; that is

$$ Q = \frac{\omega W_S}{P_D} \quad (2.8) $$

At low frequencies an inductor’s primary reactance is inductive and

$$ Q = \frac{\omega}{2} \frac{L i_0^2}{R i_0^2} = \frac{\omega L}{R} \quad (2.9) $$

where $i_0$ is the rms value of the current. When the inductor is used as a resonant component close to its self-resonance frequency (SRF) $f_{\text{res}}$, a more appropriate definition of the $Q$-factor is in terms of its 3-dB bandwidth (BW) is given by

$$ Q = \frac{f_{\text{res}}}{\text{BW}} \quad (2.10) $$

A third definition of $Q$-factor, which has been used for distributed resonators, is evaluated from the rate of change of input reactance with frequency [19, 20]:

$$ Q = \frac{f_{\text{res}}}{2R} \left[ \frac{dX_{\text{in}}}{df} \right] \quad (2.11) $$

where $X_{\text{in}}$ is the input reactance of the inductor and $dX_{\text{in}} / df$ is determined at $f_{\text{res}}$.

In microwave circuits where the inductors are used far below the self-resonance frequency, the degree at which the inductor deviates from an ideal component is described by the effective quality factor $Q_{\text{eff}}$, expressed as [18]:

$$ Q_{\text{eff}} = \frac{\text{Im}[Z_{\text{in}}]}{\text{Re}[Z_{\text{in}}]} = \frac{X}{R} = \frac{\omega L e}{R} \quad (2.12) $$

where $\text{Re}[Z_{\text{in}}]$ and $\text{Im}[Z_{\text{in}}]$ are the real and imaginary parts of the input impedance of the inductor, respectively. This definition leads to the unusual
condition that $Q_{\text{eff}}$ becomes zero at resonance. Since in RF and microwave circuits, for series applications of inductors, the operating frequencies are well below the self-resonance frequency, the preceding definition is traditionally accepted.

2.2.8 Self-Resonant Frequency

The self-resonant frequency ($f_{\text{res}}$) of an inductor is determined when $\text{Im}[Z_{\text{in}}] = 0$; that is, the inductive reactance and the parasitic capacitive reactance become equal and opposite in sign. At this point, $\text{Re}[Z_{\text{in}}]$ is maximum due to parallel resonance and the angle of $Z_{\text{in}}$ changes sign. The inductor’s first resonant frequency is of the parallel resonance type. Beyond the resonant frequency, the inductor becomes capacitive.

2.2.9 Maximum Current Rating

The maximum dc current an inductor can withstand without being destroyed (fusing or electromigration) or overheating due to its finite resistance is known as the maximum current rating. This maximum current limit depends on the conductor material, shape, core material used, surrounding environment, and temperature.

2.2.10 Maximum Power Rating

The maximum RF power that can be applied safely to an inductor without changing its characteristics or destroying it due to heat generated is known as the maximum power rating. The maximum power limit depends on the inductor’s $Q$, area/volume, core material used, surrounding environment, and temperature. Printed inductors have higher maximum power ratings than air coil inductors.

2.2.11 Other Parameters

The reader must consider several other inductor parameters per design requirements. These parameters are as follows:

* Operating temperature range. This is the specified temperature limit within which the inductor can be operated safely. Above the specified limits, the inductor’s maximum current rating is reduced due to thermal effects as well as reliability concerns.

* Temperature coefficient of inductance. This is the amount the inductance changes with temperature and is expressed in parts per million per degree Celsius (ppm/°C).
Saturated RF power limit. Inductors with magnetic cores have a maximum RF power level above which they get saturated, resulting in a nonlinear response.

2.3 Inductor Configurations

Inductors can be realized in one of the following three forms: a small section of a strip conductor or a wire [Figure 2.4(a)], a single loop [Figure 2.4(b)], or a spiral [Figure 2.4(c)]. The printed microstrip section inductor is used for low inductance values, typically less than 2 nH and often meandered to reduce the component’s size. Printed circuit single-loop inductors are not as popular as their coil versions due to their limited inductance per unit area. However, in MICs, single-loop wire inductors are often used in RF and microwave circuits. The spiral/coil type are the most popular type of inductors. The coil inductors may be printed or wire wound. Both can take a rectangular or circular shape. The circular geometry is superior in electrical performance, whereas the rectangu-
lar shapes are easier to lay out. Printed inductors are fabricated by using thin-or thick-film fabrication processes or using monolithic Si and GaAs-based IC technologies. The inner connection is pulled out to connect with other circuitry through a gold wire or by using a multilevel crossover metal strip.

2.4 Inductor Models

Numerous papers have been published in the literature describing lumped inductor models. Models can be developed using analytical, physics and EM, and measurement-based methods. The analytical/semiempirical models are based on three approaches: the lumped-element method [1, 21–26], the microstrip coupled-line method, and the mutual inductance method [27]. The lumped-element approach uses frequency-independent formulas for free-space inductance with ground plane effects. These formulas are useful only when the total length of the inductor is a small fraction of the operating wavelength and when the interturn capacitance can be ignored. In the coupled-line approach [28, 29], an inductor is analyzed using multiconductor coupled microstrip lines. This technique predicts the spiral inductor’s performance reasonably well for up to two turns and frequencies up to 18 GHz. For more than three turns, we need to analyze three or more parallel coupled lines. The analytical semiempirical models are good for approximating the electrical performance of inductors. Accurate characterization of inductors including the effects of radiation, surface waves, and interaction between components on the performance of densely packed inductors in MMICs can only be calculated using 3-D EM simulators [30–35].

The most commonly used method of developing models for lumped inductors is by measuring dc resistance and S-parameters [18, 36–40]. This modeling approach gives quick and accurate results although they are generally limited to just the devices measured. Equivalent circuit model parameters are extracted by computer optimization, which correlates the measured dc resistance and S-parameter data (one- or two-port data) and are valid up to 26 or 40 GHz depending on the application. The accuracy of the model parameter values can be as good as the measurement accuracy if recently developed on-wafer calibration standards and techniques [41] are used. These methods are discussed next.

2.4.1 Analytical Models

Lumped-element EC models of printed inductors are shown in Figure 2.5. Approximate expressions for inductance $L$, resistance $R_s$, and parasitic capacitances for microstrip sections, circular loops, and circular coils are given next [42].
2.4.1.1 Microstrip Section

\[
L (\text{nH}) = 2 \times 10^{-4} \ell \left[ \ln \left( \frac{\ell}{W + t} \right) + 1.193 + \frac{W + t}{3\ell} \right] \cdot K_g \quad (2.13a)
\]

\[
R_s (\Omega) = \frac{K R_{sh} \ell}{2(W + t)} \quad (2.13b)
\]

\[
C_1 (\text{pF}) = 16.67 \times 10^{-4} \ell \sqrt{\varepsilon_{re}/Z_0} \quad (2.13c)
\]

where all dimensions are in microns and

\[
K_g = 0.57 - 0.145 \ln \left( \frac{W}{h} \right), \quad \frac{W}{h} > 0.05 \quad (2.14)
\]

\[
K = 1.4 + 0.217 \ln \left( \frac{W}{5t} \right), \quad 5 < \frac{W}{t} < 100 \quad \text{for a ribbon} \quad (2.15a)
\]

\[
K = 1 + 0.333 \left( 1 + \frac{S}{W} \right) \quad \text{for a spiral} \quad (2.15b)
\]

The term \(K_g\) accounts for the presence of a ground plane and decreases as the ground plane is brought nearer. Another term \(K\) is a correction factor that takes into account the crowding of the current at the corners of the conductor. The terms \(W, t, h, \ell,\) and \(R_{sh}\) are the line width, line thickness, substrate thickness, length of the section, and sheet resistance per square of the conductor, respectively. The calculation of microstrip parameters \(Z_0\) and \(\varepsilon_{re}\) are presented in Chapter 14.
2.4.1.2 Circular Loop

\[ L \ (\text{nH}) = 1.257 \times 10^{-3} \left[ \ln \left( \frac{a}{W + t} \right) + 0.078 \right] \cdot K_g \] (2.16a)

\[ R_s \ (\Omega) = \frac{K R_{jb} \pi a}{W + t} \] (2.16b)

\[ C_1 = 33.33 \times 10^{-4} \pi a \sqrt{\varepsilon_r / \varepsilon_0} \] (2.16c)

where \( a \) is the mean radius of the loop.

2.4.1.3 Circular Spiral

\[ L \ (\text{nH}) = 0.03937 \frac{a^2 n^2}{8a + 11c} \cdot K_g \] (2.17a)

\[ a = \frac{D_o + D_i}{4}, \ c = \frac{D_o - D_i}{2} \]

\[ R_s \ (\Omega) = \frac{K \pi a n R_{jb}}{W} \] (2.17b)

\[ C_3 \ (\text{pF}) = 3.5 \times 10^{-5} D_o + 0.06 \] (2.17c)

where \( n \) is the number of turns, \( D_i \) is the inductor’s inside diameter, \( D_o \) is the inductor’s outside diameter, and \( S \) is the spacing between the turns. The effect of ground plane on the inductance value can be reduced by keeping \( S < W \) and \( S << h \).

A more general expression for inductance of arbitrary shape has been reported in the literature \[43, 44\] and reproduced as follows:

\[ L = \mu_0 n^2 D_{av} c_1 \left[ \ln \left( \frac{\epsilon_2}{\rho} \right) + \epsilon_3 \rho + \epsilon_4 \rho^2 \right] \] (2.18)

where coefficients \( c_i \) for various geometries are given in Table 2.1, \( \rho \) is the fill ratio, and \( D_{av} \) is the average diameter of the inductor. Their expressions are given here:

\[ \rho = \frac{D_o - D_i}{D_o + D_i} \] (2.19a)
Table 2.1
Coefficients for General Inductance Expression [43]

<table>
<thead>
<tr>
<th>Inductor Geometry</th>
<th>$c_1$</th>
<th>$c_2$</th>
<th>$c_3$</th>
<th>$c_4$</th>
</tr>
</thead>
<tbody>
<tr>
<td>Square</td>
<td>1.27</td>
<td>2.07</td>
<td>0.18</td>
<td>0.13</td>
</tr>
<tr>
<td>Hexagonal</td>
<td>1.09</td>
<td>2.23</td>
<td>0.00</td>
<td>0.17</td>
</tr>
<tr>
<td>Octagonal</td>
<td>1.07</td>
<td>2.29</td>
<td>0.00</td>
<td>0.19</td>
</tr>
<tr>
<td>Circle</td>
<td>1.00</td>
<td>2.46</td>
<td>0.00</td>
<td>0.20</td>
</tr>
</tbody>
</table>

\[
D_{av} = \frac{1}{2} (D_o + D_i) \quad (2.19b)
\]

### 2.4.2 Coupled-Line Approach

A 2-turn spiral microstrip inductor with opposite sides appropriately connected as shown in Figure 2.6 may be treated as a coupled-line section. This figure shows 2-turn circular and rectangular spiral inductors and 1.75-turn rectangular spiral inductor with connecting single line section and the feed lines represented between nodes 1 and 2 and between nodes 4 and 5. In the 2-turn case, the parallel coupled line section, which has a total line length equivalent to the spiral length between nodes 2 and 4, is represented between nodes 2, 3, and 4 and constitutes the intrinsic inductor. The length is taken as the average of the outer and inner turn lengths. In the 1.75-turn inductor, an additional single line between nodes 3 and 4 is connected, whereas the coupled line is between nodes 2 and 3.

The electrical equivalent coupled-line model shown in Figure 2.6 does not include the crossover capacitance or the right-angle bend discontinuity effects. Figure 2.7 shows a modified equivalent circuit of a 1.75-turn rectangular spiral inductor that also includes the crossover capacitance. This figure also shows the physical and electrical parameters of the inductor. Figure 2.8 shows a further subdivision of the inductor, which is required to evaluate its performance more accurately. In this case the inductor is split into three sections representing elements 1, 2, and 3. The performance of these inductors can be calculated by using either commercial CAD tools or by solving cascaded ABCD or $S$-parameter matrices for these elements. Improved versions of these inductors include chamfered bends.

The electrical characteristics of the intrinsic 2-turn inductor can be derived from the general four-port network of a coupled-line section as shown in Figure 2.9 where the current and voltage relationships of the pair of lines can be described by the admittance matrix equation as follows:
Figure 2.6  Spiral inductors and their coupled-line EC models: (a) circular 2 turns, (b) rectangular 2 turns, and (c) rectangular 1.75 turns.

\[
\begin{bmatrix}
I_1 \\
I_2 \\
I_3 \\
I_4 \\
\end{bmatrix} =
\begin{bmatrix}
Y_{11} & Y_{12} & Y_{13} & Y_{14} \\
Y_{21} & Y_{22} & Y_{23} & Y_{24} \\
Y_{31} & Y_{32} & Y_{33} & Y_{34} \\
Y_{41} & Y_{42} & Y_{43} & Y_{44} \\
\end{bmatrix}
\begin{bmatrix}
V_1 \\
V_2 \\
V_3 \\
V_4 \\
\end{bmatrix} \tag{2.20}
\]
Figure 2.7  Rectangular 1.75-turn spiral inductor: (a) physical layout and (b) coupled-line EC model.

(a) 10 micron Wide lines
     10 micron Space
     175 micron Above ground plane

\[ Z_{0e} = 165\Omega \]
\[ Z_{3e} = 42\Omega \]
\[ V_e = 0.35c \]
\[ V_e = 0.365c \]

(b) \( C = 0.06 \text{ pF} \)
\( Z = 108\Omega \)
\( v = 0.36c \)

\( L = 0.006 \text{ inches in } 2-6 \text{ GHz CAD model} \)
This matrix can be reduced to two ports by applying the boundary condition that ports 2 and 4 are connected together:

\[ V_2 = V_4 \quad (2.21a) \]

\[ I_2 = -I_4 \quad (2.21b) \]

By rearranging the matrix elements, the two-port matrix can be written as follows:

\[
\begin{bmatrix}
I_1 \\
I_3
\end{bmatrix} = 
\begin{bmatrix}
Y_{11} & Y_{13}' \\
Y_{31}' & Y_{33}'
\end{bmatrix} 
\begin{bmatrix}
V_1 \\
V_3
\end{bmatrix} \quad (2.22)
\]

where
\[ Y'_{11} = Y_{11} - \frac{(Y_{12} + Y_{14})(Y_{21} + Y_{41})}{Y_{22} + Y_{24} + Y_{42} + Y_{44}} \] (2.23)

\[ Y'_{13} = Y_{13} - \frac{(Y_{12} + Y_{14})(Y_{23} + Y_{43})}{Y_{22} + Y_{24} + Y_{42} + Y_{44}} \] (2.24)

and

\[ Y'_{33} = Y'_{11} \] (2.25)

\[ Y'_{31} = Y'_{13} \] (2.26)

due to symmetry.

The admittance parameters for a coupled microstrip line are given by [45]

\[ Y_{11} = Y_{22} = Y_{33} = Y_{44} = -j[Y_{0e} \cot \theta_e + Y_{0o} \cot \theta_o]/2 \] (2.27a)

\[ Y_{12} = Y_{21} = Y_{34} = Y_{43} = -j[Y_{0e} \cot \theta_e - Y_{0o} \cot \theta_o]/2 \] (2.27b)

\[ Y_{13} = Y_{31} = Y_{24} = Y_{42} = j[Y_{0e} \csc \theta_e - Y_{0o} \csc \theta_o]/2 \] (2.27c)

\[ Y_{14} = Y_{41} = Y_{23} = Y_{32} = j[Y_{0e} \csc \theta_e + Y_{0o} \csc \theta_o]/2 \] (2.27d)

where \( e \) and \( o \) designate the even mode and the odd mode, respectively.

An equivalent “pi” representation of a two-port network is shown in Figure 2.10 where

\[ Y_A = -Y_{13}' \] (2.28)

\[ Y_B = Y_{11}' + Y_{13}' \] (2.29)

and

Figure 2.10 Pi EC representation of the inductor.
\[
Y_A = -j \frac{1}{2} \left\{ Y_{0e} \cot \theta_e + Y_{0o} \cot \theta_o \right\} + \frac{Y_{0e} \left( \frac{1 - \cos \theta_e}{\sin \theta_e} \right) + Y_{0o} \left( \frac{1 + \cos \theta_o}{\sin \theta_o} \right)}{2 \left[ Y_{0e} \left( \frac{1 - \cos \theta_e}{\sin \theta_e} \right) - Y_{0o} \left( \frac{1 + \cos \theta_o}{\sin \theta_o} \right) \right]} \right\}
\]

\[
Y_B = \frac{2jY_{0e}Y_{0o}(1 - \cos \theta_e)(1 + \cos \theta_o)}{[Y_{0o} \sin \theta_e (1 + \cos \theta_o) - Y_{0e} \sin \theta_o (1 - \cos \theta_e)]}.
\]

Because the physical length of the inductor is much less than \(\lambda/4\), \(\sin \theta_{e,o} \approx \theta_{e,o}\) and \(\cos \theta_{e,o} \approx 1 - \theta_{e,o}^2/2\). Also \(Y_{0o} > Y_{0e}\); therefore, (2.30) and (2.31) are approximated as follows:

\[
Y_A \approx -j \frac{Y_{0e}}{2\theta_e}
\]

\[
Y_B \approx jY_{0e} \theta_e
\]

which are independent of the odd mode. Thus the “pi” EC consists of shunt capacitance \(C\) and series inductance \(L\) as shown in Figure 2.11. The expressions for \(L\) and \(C\) can be written as follows:

\[
Y_A = \frac{1}{j\omega L} = -j \frac{Y_{0e}}{2\theta_e}
\]

or

\[
L = \frac{2\theta_e}{\omega Y_{0e}}
\]

Figure 2.11 Equivalent LC circuit representation of the inductor.
and

\[ Y_B = j\omega C = jY_{0e} \theta_e \]  

(2.36)

or

\[ C = \frac{Y_{0e} \theta_e}{\omega} \]  

(2.37)

If \( \ell \) is the average length of the conductor, then

\[ \theta_e = \frac{\omega \ell}{c} \sqrt{\epsilon_{ree}} \]  

(2.38)

where \( c \) is the velocity of light in free-space and \( \epsilon_{ree} \) is the effective dielectric constant for the even mode. When \( Z_{0e} = 1/Y_{0e} \), from (2.35) and (2.37),

\[ L = \frac{2\ell Z_{0e} \sqrt{\epsilon_{ree}}}{c} \]  

(2.39)

\[ C = \frac{\ell \sqrt{\epsilon_{ree}}}{Z_{0e} c} \]  

(2.40)

In a loosely coupled inductor, \( Z_{0e} \equiv Z_0 \) and \( \epsilon_{ree} = \epsilon_{re} \) for the single conductor microstrip line. The above equations can be used to evaluate approximately the inductor’s performance.

### 2.4.3 Mutual Inductance Approach

Greenhouse [27] has provided expressions for inductance for both rectangular and circular geometries based on self-inductance of inductor sections and mutual inductances between sections. These relations are also known as Greenhouse formulas for spiral inductors. Consider a 10-section rectangular inductor like the one shown in Figure 2.12(a). Let all sections have line width \( W \), separation between sections \( S \), mean distance between conductors \( d \), and thickness \( t \). The total inductance of the coil is the sum of self-inductance of all 10 sections or segments and the mutual inductance between sections, assuming the total length is much less than the operating wavelength so that the magnitude and phase of the currents across the length of the inductor are constant. Two sections carrying currents in the same direction have positive mutual inductance, whereas the inductance is negative for currents flowing in opposite directions. Figure
Figure 2.12 (a) Ten-section rectangular spiral inductor showing positive and negative mutual inductance paths. (b) Lengths for an adjacent sections pair.

2.13 shows the magnetic flux lines for positive and negative mutual inductance. Because the magnitude and phase of the currents are assumed identical in all sections, the mutual inductance between sections $a$ and $b$ is $M_{a,b} = M_{b,a}$. The total inductance of 10 sections and a 2.5-turn inductor can be written:

$$L = L_1 + L_2 + \ldots + L_{10}$$

(self inductance)

+ $2(M_{1,5} + M_{2,6} + M_{3,7} + M_{4,8} + M_{5,9} + M_{6,10} + M_{1,9} + M_{2,10})$

(positive mutual inductance)

- $2(M_{1,7} + M_{1,3} + M_{2,8} + M_{2,4} + M_{3,9} + M_{3,5} + M_{4,10} + M_{4,6}$

+ $M_{5,7} + M_{6,8} + M_{7,9} + M_{8,10}$)

(negative mutual inductance)

(2.41)

Figure 2.13 Magnetic flux lines: (a) positive mutual inductance case and (b) negative mutual inductance case.
The preceding equation is generalized as follows:

\[
L = \sum_{i=1}^{m} L_i + 2 \left[ \sum_{j=1}^{n} \left( \sum_{i=1}^{m-4} M_{i,i+4j} - \sum_{i=1}^{m-2} M_{i,i+2j} \right) \right]
\] (2.42)

where \( m \) is the number of sections, \( n \) is the number of complete turns, and a maximum value of \( i + 4n \) is \( m \). For example, for a 2.5-turn inductor, \( n = 2 \), \( m = 10 \), and the total positive and negative mutual inductance terms are 16 and 24, respectively. The total of positive mutual inductance terms \( M_+ \) is given by

\[
M_+ = 4[n(n - 1)] + 2n[m - 4n]
\] (2.43a)

Similarly, for total negative mutual inductance terms \( M_- \) the expression is

\[
M_- = 4n^2 + 2n(m - 4n) + (m - 4n - 2)(m - 4n - 1)[(m - 4n)/3]
\] (2.43b)

Although \( M_- \) is larger than \( M_+ \), their contribution to the total inductance value is much less due to much larger spacing. As a first-order approximation, only mutual inductances between adjacent sections may be included.

Next, the self- and mutual inductances can be calculated from the inductor geometry. The self-inductance of each section of straight length \( \ell_i \) can be calculated by using (2.13a), where \( K_g = 1 \). The mutual inductance is calculated approximately using

\[
M_{a,b} = 2 \times 10^{-4} \ell_e \left[ \ln \left\{ \frac{\ell_e}{d} \left( 1 + \frac{\ell_e^2}{d^2} \right)^{1/2} \right\} - \left( 1 + \frac{d^2}{\ell_e^2} \right)^{1/2} + \frac{d}{\ell_e} \right]
\] (2.44)

where \( \ell_e \) is the effective length of the two sections between which the mutual inductance is being calculated. Dimensions of \( \ell_e \) and \( d \) are in microns and \( M_{a,b} \) is in nanohenries. As an approximation \( \ell_e \) can be considered an average length for the two sections shown in Figure 2.12(b).

### 2.4.4 Numerical Approach

The analytical methods just described provide a quick way to determine the inductor dimensions required for a particular design. However, inductor charac-
In circuits at high frequencies is generally not adequate to design a circuit accurately. Numerical methods, implemented in EM simulators, on the other hand, simulate inductors adequately and also provide additional flexibility in terms of layout, complexity (i.e., 2-D or 3-D configuration) and versatility. EM simulations automatically incorporate junction discontinuities, airbridge or crossover effects, substrate effects (thickness and dielectric constant), strip thickness, and dispersion and higher order modes effects. Several different field solver methods have been used to analyze inductors as described in the literature [46, 47]. The most commonly used technique for planar structures is the method of moments (MoM), and for 3-D structures, the finite element method (FEM) is usually used. Both of these techniques perform EM analysis in the frequency domain. FEM can analyze more complex structures than can MoM, but requires much more memory and longer computation time. There are also several time-domain analysis techniques; among them are the transmission-line matrix method (TLM) and the finite-difference time-domain (FDTD) method. Fast Fourier transformation is used to convert time-domain data into frequency-domain results. Typically, a single time-domain analysis yields S-parameters over a wide frequency range. An overview of commercially available EM simulators is given in Table 2.2. More comprehensive information on these tools can be found in recent publications [48, 49].

**Table 2.2**

<table>
<thead>
<tr>
<th>Company</th>
<th>Software Name</th>
<th>Type of Structure</th>
<th>Method of Analysis</th>
<th>Domain of Analysis</th>
</tr>
</thead>
<tbody>
<tr>
<td>Agilent</td>
<td>Momentum</td>
<td>3-D planar</td>
<td>FEM</td>
<td>Frequency</td>
</tr>
<tr>
<td></td>
<td>HFSS</td>
<td>3-D arbitrary</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Sonnet Software</td>
<td>Em</td>
<td>3-D planar</td>
<td>MoM</td>
<td>Frequency</td>
</tr>
<tr>
<td>Jansen Microwave</td>
<td>Unisim</td>
<td>3-D planar</td>
<td>Spectral domain</td>
<td>Frequency</td>
</tr>
<tr>
<td></td>
<td>SFMIC</td>
<td>3-D planar</td>
<td>MoM</td>
<td></td>
</tr>
<tr>
<td>Ansoft Corporation</td>
<td>Maxwell-Strata</td>
<td>3-D planar</td>
<td>MoM</td>
<td>Frequency</td>
</tr>
<tr>
<td></td>
<td>Maxwell SI</td>
<td>3-D planar</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Eminence</td>
<td>3-D arbitrary</td>
<td>FEM</td>
<td></td>
</tr>
<tr>
<td>MacNeal-Schwendler Corp.</td>
<td>MSC/EMAS</td>
<td>3-D arbitrary</td>
<td>FEM</td>
<td>Frequency</td>
</tr>
<tr>
<td>Zeland Software</td>
<td>IE3-D</td>
<td>3-D arbitrary</td>
<td>MoM</td>
<td>Frequency</td>
</tr>
<tr>
<td>Kimberly Communications</td>
<td>Micro-Stripes</td>
<td>3-D arbitrary</td>
<td>TLM</td>
<td>Time</td>
</tr>
<tr>
<td>Consultants</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Remco</td>
<td>XFDTD</td>
<td>3-D Arbitrary</td>
<td>FDTD</td>
<td>Time</td>
</tr>
</tbody>
</table>
In EM simulators, Maxwell’s equations are solved in terms of electric and magnetic fields or current densities, which are in the form of integrodifferential equations, by applying boundary conditions. Once the structure is analyzed and laid out, the input ports are excited by known sources (fields or currents), and the EM simulator solves numerically the integrodifferential equations to determine unknown fields or induced current densities. The numerical methods involve discretizing (meshing) the unknown fields or currents. Using FEMs, six field components (three electric and three magnetic) in an enclosed 3-D space are determined while MoMs give the current distribution on the surface of metallic structures.

All EM simulators are designed to solve arbitrarily shaped strip conductor structures and provide simulated data in the form of single or multiport $S$-parameters that can be read into a circuit simulator. To perform an EM simulation, the structure to be simulated is defined in terms of dielectric and metal layers and their thicknesses and material properties. After creating the complete circuit/structure, ports are defined and the layout file is saved as an input file for EM simulations. Then the EM simulation engine is used to perform an electromagnetic analysis. After the simulation is complete, the field or current information is converted into $S$-parameters and saved to be used with other CAD tools.

EM simulators, although widely used, still cannot handle complex structures such as an inductor efficiently due to its narrow conductor dimensions, large size, and 3-D geometry. One has to compromise among size, speed, and accuracy. Simulators lead to accurate calculation of inductance and resonant frequencies but not the $Q$-factor.

### 2.4.5 Measurement-Based Model

The advantages of a measurement-based model include accuracy and the ease with which it can be integrated into RF circuit simulators to perform linear simulation in the frequency domain. The accuracy of measurement-based models depends on the accuracy of the measurement system, calibration techniques, and calibration standards. On-wafer measurements using high-frequency probes provide accurate, quick, nondestructive, and repeatable results up to millimeter-wave frequencies. Various vector network analyzer calibration techniques are being used to determine a two-port error model that de-embeds the device $S$-parameters. The conventional short, open, load, and through (SOLT) calibration technique has been proven unsatisfactory because the open and short reference planes cannot be precisely defined. Unfortunately, another calibration technique, through-short-delay (TSD) also relies on either a short or open standard. The reference plane uncertainties for the perfect short limit the accuracy of these techniques. However, these techniques work fine for low frequencies.
The line-reflect-match (LRM) calibration technique requires a perfect match on each port. The thru-reflect-line (TRL) calibration method is based on transmission-line calibration standards which include a nonzero length thru, a reflect (open or short), and delay line standards (one or more dictated by the frequency range over which the calibration is performed). The advantage of TRL calibration lies in the fact that it uses simple standards that can be placed on the same substrate as the components to be measured, thus ensuring a common transmission medium. This calibration technique accurately locates the reference planes and minimizes radiative crosstalk effects between the two probes since they are sufficiently far apart during the calibration procedure.

The TRL calibration technique accurately de-embeds passive circuit elements by measuring the $S$-parameters at the reference planes as shown in Figure 2.14. Typically, passive circuit elements are embedded in 50-$\Omega$ lines (88 $\mu$m wide) on a 125-$\mu$m-thick GaAs substrate 500 $\mu$m long. These microstrip lines have 50$\Omega$ grounded coplanar waveguide transitions at each end for on-wafer probing as shown in Figure 2.14. Figure 2.15 illustrates the calibration standards on a 125-$\mu$m-thick substrate for de-embedding the two-port elements. The reference plane in the thru line is located at the center. The length of the thru line (1,000 $\mu$m) is chosen to be as short as possible but long enough to avoid interaction between the probes. The electrical length of the delay line chosen is approximately 20° of insertion phase at the lowest frequency and less than 160° at the highest frequency. Measurement uncertainties increase significantly when the insertion phase of the delay line nears 0 degrees or an integer multiple of 180°. A via hole short is used as the “reflect” standard. Because one delay standard covers an 8:1 frequency span, two delay line standards are included on the wafer to cover the 1.5- to 26-GHz frequency range. The two delay lines are 10,600 and 1,460 $\mu$m long with an associated time delay of about 102.0 ps (at 2.5 GHz) and 14.1 ps (at 18 GHz), respectively. These time delay values include frequency dispersion effects.

![Figure 2.14](image-url) The TRL calibration accurately de-embeds the inductor at the reference planes.
Many components have low impedances, so their accurate characterization is difficult by measuring their $S$-parameters in a 50-$\Omega$ system. In such cases, TRL standards and de-embedding lines must have a much lower characteristic impedance than 50$\Omega$. Gross and Weller [50] used 3-$\Omega$ and 7-$\Omega$ TRL de-embedding system impedances to determine an air core inductor’s low series resistance. The RF probable TRL standards in a 3$\Omega$ system are shown in Figure 2.16(a). Because the measurement system and RF probes have 50$\Omega$ impedance, the TRL standards employ broadband taper line transformers between the probe launcher and the thru, reflect, and delay lines, which have 3$\Omega$ characteristic impedance. Figure 2.16(b) shows a taper line transformer and half thru line.
with dimensions on copper clad Arlon substrate with $\varepsilon_r = 10.2$ and $h = 0.635$ mm.

To extract device model parameters, one can use either the direct method or the indirect method, as discussed next.

2.4.5.1 Direct Method

An accurate model of an inductor can be developed by making S-parameter measurements in a series configuration as shown in Figure 2.17(a). The
Figure 2.17 (a–c) Three simplified EC models of an inductor.

S-parameter measurements are made in a 50Ω microstrip system. The inductors are printed between 50Ω TRL microstrip lines (Figure 2.14) and the substrate could be alumina, low-temperature cofired ceramic (LTCC), FR-4, GaAs, or Si depending on the technology being used. In case of chip inductors, they are mounted across 50Ω microstrip lines. The device’s S-parameter data are de-embedded using TRL standards on the same substrate. The maximum frequency of measurement must be well beyond the first resonance. A simplified equivalent circuit to predict accurately the inductance, Q and the first resonance frequency is shown in Figure 2.17(b).

The S-matrix of Figure 2.17(b) is given by

\[
\begin{bmatrix}
S_{11} & S_{12} \\
S_{21} & S_{22}
\end{bmatrix} = \frac{1}{Z + 2Z_0} \begin{bmatrix}
Z & 2Z_0 \\
2Z_0 & Z_0
\end{bmatrix}
\] (2.45)

Here,

\[
S_{11} = \frac{Z}{Z + 2Z_0}
\] (2.46a)

\[
S_{21} = \frac{2Z_0}{Z + 2Z_0}
\] (2.46b)

\[
Z = R_s + \frac{j\omega L}{[1 - (\omega/\omega_p)^2]}
\] (2.46c)

where
If $S_{21r}$ and $S_{21i}$ are the real and imaginary parts of $S_{21}$, then by equating real and real parts of (2.46b),

\[
R_s = 2Z_0 \left[ \frac{S_{21r}}{S_{21r}^2 + S_{21i}^2} - 1 \right]
\]

(2.47a)

\[
L = \frac{2Z_0 S_{21i}}{S_{21r}^2 + S_{21i}^2} \left( 1 - \frac{(\omega / \omega_p)^2}{\omega} \right)
\]

(2.47b)

The value of $C_p$ is determined using (2.46d) from the first resonance frequency. At first resonance $\omega_p$, the angle of $S_{21} = 0$. Thus, the inductor EC model parameters are determined from (2.46) and (2.47) or they may be extracted by computer optimization. Normally, the computer optimization technique is used because it also helps to fit more complex EC models for devices that will also predict higher order resonances. Such models are discussed in the next chapter.

2.4.5.2 Indirect Method

The inductance value and $Q$-factor of an inductor can be determined by connecting externally a known capacitor to the inductor and measuring the first resonant frequency of the $LC$ resonator. In this method, one can use the device under test (DUT) in series or in parallel as shown in Figure 2.18. In this method the $Q$ of the externally added capacitor at the resonant frequency is much larger than the $Q$ of the DUT. These capacitors have negligible parasitics (or they are accounted for) and their values are selected so that the first resonant frequency of the $LC$ network is several times lower than the estimated first self-resonant frequency of the inductor. Devices are then characterized by making one-port $S$-parameter measurements at the input of the DUT.

2.4.5.3 Series Capacitor

In this case, the capacitor’s bottom plate is grounded and the inductor is connected in series with the top plate. The EC model for a series resonator is shown in Figure 2.18(a). When $C_1 \gg C_p$, at the first series resonance,

\[
L = \frac{1}{(C_1 \omega_1^2)}
\]

(2.48)

where $\omega_1 = 2\pi f_1$. From the 3-dB bandwidth $\text{BW}$, $Q$ is calculated:

\[
Q = \frac{f_1}{\text{BW}} = \frac{\omega_1 L}{R_s}
\]

(2.49a)
or

\[ R_s = \frac{\omega_1 L}{Q} \]  

(2.49b)

### 2.4.5.4 Parallel Capacitor

In the parallel resonator case, two capacitors \( C_1 \) and \( C_2 \) are used [51]. The capacitance values are within about 25% of each other. The EC model is shown in Figure 2.18(b). With each capacitor, the input return loss of the \( LC \) combination is measured. The input impedance can be written as

\[
Z_{in} = R_{in} + jX_{in} = \frac{R + j\omega L(1 - \omega^2 LC_1) - jR^2 \omega C_1}{[1 - \omega^2 LC_1]^2 + [R \omega C_1]^2} \tag{2.50}
\]

where \( C_t = C_p + C_{1,2} \). At resonance \( X_{in} = 0 \) and the resonant frequencies are given by

\[
f_{1,2}^2 = \frac{1}{(2\pi L)^2} \left( \frac{L}{C_{t1,2}} - R_s^2 \right) \tag{2.51}
\]

where \( C_{t1,2} = C_p + C_{1,2} \). From (2.51)
\[ L = \frac{1}{4(C_1 - C_2)\pi^2} \left[ \frac{1}{f_1^2} - \frac{1}{f_2^2} \right] \] (2.52)

Ignoring the effect of \( R_s \), as \( \omega L \gg R_s \)

\[ C_p = \frac{1}{8\pi^2 L} \left[ \frac{1}{f_1^2} - \frac{1}{f_2^2} \right] - \frac{1}{2} (C_1 + C_2) \] (2.53)

From (2.51) an average value of \( R_s \) is given by

\[ R_s = 0.5 \left[ \frac{L}{C_{r1}} - (2\pi L)^2 f_1^2 \right]^{1/2} + 0.5 \left[ \frac{L}{C_{r2}} - (2\pi L)^2 f_2^2 \right]^{1/2} \] (2.54)

### 2.5 Coupling Between Inductors

When two inductors are placed in proximity to each other, their EM fields interact and a fraction of the power present on the primary or main inductor is coupled to the secondary inductor. In this case, the coupling between the electromagnetic fields is known as *parasitic coupling*. Parasitic coupling affects the electrical performance of the circuit in several ways. It may change the frequency response in terms of frequency range and bandwidth, and it may degrade the gain/insertion loss and its flatness, input and output VSWR, and many other characteristics including output power, power added efficiency, and noise figure depending on the type of circuit. The coupling can also result in instability of an amplifier circuit or create feedback that results in a peak or a dip in the measured gain response or make a substantial change in the response of a phase shifter. In general, this parasitic coupling is undesirable and is an impediment to obtaining an optimum solution in a circuit design. However, this coupling can be taken into account in the design phase by using empirical equations, by performing EM simulations, or by reducing it to an acceptable level by maintaining a large separation between the inductors.

The coupling between two closely placed inductors depends on several factors, including separation between the inductors, size of each inductor and its orientation, resistivity of the substrate on which they are printed, substrate thickness, and the frequency of operation [52–55].

#### 2.5.1 Low-Resistivity Substrates

Figure 2.19(a) shows the measured \( S_{21} \) response representing the coupling between two inductors as a function of distance \( D \) between them. Each inductor has an inside diameter of 60 \( \mu \text{m} \), outside diameter of about 275 \( \mu \text{m} \), 8 turns,
and total inductance of 13 nH. Both inductors were printed on 2 kΩ-cm resistivity Si substrate with a thickness of about 650 μm. Increasing the separation from 5 to 50 μm reduces the coupling by about 10 dB. Figure 2.19(b) shows $S_{21}$ as a function of substrate $D$ at 2 GHz, for three values of substrate resistivity. As the resistivity is reduced, the substrate conductivity increases, resulting in larger coupling between the inductors.

### 2.5.2 High-Resistivity Substrates

Coupling effects between two coplanar inductors as shown in Figure 2.20 were also investigated for three different orientations using the FDTD method. Each
square spiral inductor has a 10-μm conductor width, 10-μm spacing between conductors, 3-μm-thick conductors, and about a 200-μm outer diameter. The spacing between the inductors was 60 μm and they were fabricated on a GaAs substrate. The inductor conductor patterns were elevated above the GaAs substrate using airbridges to reduce the parasitic capacitance. (See Chapter 10 for more detail on this subject.) The ground planes in the coplanar waveguide feedlines were connected using airbridges to suppress the coupled slotline mode. Figure 2.20(a–c) shows the three possible configurations, and Figure 2.20(d) shows the simulated coupling between ports 3 and 1, while the other two ports were terminated in 50Ω. As reported by Werthen et al. [52], coupling between ports 3 and 1 is slightly higher than between ports 4 and 1. Measured coupling in the case of configuration (a) is also shown in this figure for comparison.

Coupling between inductors on a 75-μm-thick GaAs substrate has been described by Bahl [55]. For a given inductance value and distance between two
spiral inductors, the coupling between the circular spirals shown in Figure 2.21(a) is lower than for the rectangular spirals shown in Figure 2.21(b), because of the larger average coupling distance. Figure 2.22 shows the coupling coefficient between ports 3 and 1 as a function of frequency for 0.8-nH circular and rectangular inductors placed 20 μm apart. Dimensions for the circular inductors are as follows: line width $W = 12 \ \mu m$, line spacing $S = 8 \ \mu m$, inner diameter $D_i = 50 \ \mu m$, and number of turns $n = 2.5$. The rectangular inductor has the same dimensions, except it has 11 sections. Here all ports are terminated in 50Ω. The coupling between ports 3 and 1 is slightly higher than between ports 4 and 1.

Coupling effects between two circular spiral inductors in three different possible orientations, shown in Figure 2.21, were also investigated [55]. Each inductor has a 12-μm conductor width, 8-μm spacing, 4.5-μm-thick conductors, and 50-μm inner diameter. The separation between the inductors varied from 20 to 200 μm. Figure 2.23 shows the simulated coupling between ports 3 and 1, when the other two ports were terminated in 50Ω, for 20-μm spacing as a function of frequency. Among all three configurations, coupling between ports 3 and 1 is slightly higher than between ports 4 and 1. The configurations shown in Figure 2.21(c, d) result in the largest and smallest coupling, respectively. The difference between these two configurations is about 10 dB. Thus, the

![Diagrams of inductor configurations](image-url)
orientations of the inductor coils significantly affect the parasitic coupling between the two. Similar results have been reported for rectangular spiral inductors [52] as discussed earlier. Therefore, in the layout of such inductors, extra care must be exercised to minimize the parasitic coupling. Figure 2.24 shows
the coupling at 10 GHz as a function of separation between the inductors. As distance increases, the coupling decreases monotonically. Table 2.3 summarizes the effect of inductor $B$ on the input impedance of inductor $A$. The coupling effect is less than 1% for inductors having reactance of about 50 $\Omega$ and separated by 20 $\mu$m on a 75-$\mu$m-thick GaAs substrate.

2.6 Electrical Representations

2.6.1 Series and Parallel Representations

When $n$ inductors (having inductance values $L_1$, $L_2$, $\ldots$, $L_n$) are connected in parallel, the total inductance $L_T$ is given by

$$L_T = \frac{1}{\sum_{i=1}^{n} \frac{1}{L_i}}$$
\[ L_T = \frac{1}{1/L_1 + 1/L_2 + \ldots 1/L_n} \]  \hspace{1cm} (2.55)

and its value is always less than the value of the smallest inductor. To increase the inductance value, the inductors are connected in series. In this case, the total inductance is written as

\[ L_T = L_1 + L_2 + \ldots L_n \]  \hspace{1cm} (2.56)

where \( L_T \) is larger than the largest value of the inductor. Impedance, admittance, and transmission phase angle formulas for various combinations of inductors are given in Table 2.4.

### 2.6.2 Network Representations

At RF and the lower end of the microwave frequency band, the inductor can be represented by its inductance value \( L \). If \( Z_0 \) is the characteristic impedance of the lines across which the inductor is connected, the \( ABCD \), \( S \)-parameter, \( Y \)- and \( Z \)-matrices for an inductor \( L \) connected in series and shunt configurations are given in Table 2.5, where \( \omega \) is the operating frequency in radians per second. When resistance and parasitic capacitances are included in the inductor model, as shown in Figure 2.17(b, c), the results in Table 2.5 can be used by replacing \( j\omega L \) with \( Z_L \) for series configuration and \( \frac{1}{j\omega L} \) by \( Y_L \) in shunt configuration. \( Z_L \) and \( Y_L \) are impedance and admittance for the model in Figure 2.17(b, c).

The discussion on inductors is continued in Chapters 3 and 4, where printed and wire inductors are described, respectively.

### Table 2.4

<table>
<thead>
<tr>
<th>Inductor Configuration</th>
<th>Impedance ( Z = R + jX )</th>
<th>Admittance ( Y = 1/Z )</th>
<th>Phase Angle ( \phi = \tan^{-1}(X/R) )</th>
</tr>
</thead>
<tbody>
<tr>
<td>j\omega L</td>
<td>(-j\omega L)</td>
<td>(+\pi/2)</td>
<td></td>
</tr>
<tr>
<td>j\omega(L_1 + L_2 ± 2M)</td>
<td>(-j\omega(L_1 + L_2 ± 2M))</td>
<td>(+\pi/2)</td>
<td></td>
</tr>
<tr>
<td>( j\omega \left( \frac{L_1L_2 - M^2}{L_1 + L_2 ± 2M} \right) )</td>
<td>(-\frac{j\omega(L_1 + L_2 ± 2M)}{L_1L_2 - M^2} )</td>
<td>(+\pi/2)</td>
<td></td>
</tr>
</tbody>
</table>
Table 2.5
ABCD, S-Parameter, Y- and Z-Matrices for Ideal Lumped Inductors

<table>
<thead>
<tr>
<th>S-Parameter Matrix</th>
<th>Y-Matrix</th>
<th>Z-Matrix</th>
</tr>
</thead>
</table>
| \[
\begin{bmatrix}
1 & j\omega L \\
0 & 1
\end{bmatrix}
\] | \[
\begin{bmatrix}
\frac{1}{\omega L + 2Z_0} & 2Z_0
\end{bmatrix}
\] | \[
\begin{bmatrix}
-j \frac{1}{\omega L} & 1
\end{bmatrix}
\] |
| \[
\begin{bmatrix}
1 & 0 \\
-j \frac{1}{\omega L} & 1
\end{bmatrix}
\] | \[
\begin{bmatrix}
-Z_0 & 2j\omega L
\end{bmatrix}
\] | \[
\begin{bmatrix}
j\omega L & j\omega L
\end{bmatrix}
\] |

References


[33] LIMMIC + Analysis Program, Ratangen, Germany: Jansen Microwave.
[34] EM Wave Tracer, Acton, MA: Wavetracker.


Printed Inductors

Planar inductors can be classified into two-dimensional and three-dimensional structures. Two-dimensional inductors are further grouped into four categories based on their shape, that is, meander, rectangular, hexagonal, or octagonal and circular as shown in Figure 3.1. Table 3.1 summarizes the major advantages and disadvantages of each shape. The circular geometry has the best electrical performance, whereas meander line inductors are seldom used. Three-dimensional inductor topologies are shown in Figure 3.2 and their major advantages and disadvantages are summarized in Table 3.2.

In this chapter we discuss planar inductors on semiconductor substrates such as Si and GaAs, on printed circuit boards, and on hybrid integrated circuit substrates. Silicon is a potential candidate for RFICs, and GaAs is widely used for MMICs. Standard silicon substrates have low resistivity and Si-based technologies use thin metallization layers that give rise to high substrate and conductor losses. In comparison, GaAs substrates are semi-insulating (having very high resistivity), and GaAs-based technologies use thick electroplated gold interconnects. GaAs passive components have low capacitive and conductor losses. Several different techniques in both these technologies are employed to reduce losses in order to enhance the quality factor of inductors.

Low-cost wireless applications require integration of more circuit components using multichip modules (MCMs). At RF, organic substrate-based MCM technology using a standard FR-4 board is another viable approach to develop low-cost integrated solutions by printing inductors on the same substrate. Several hybrid integrated technologies are being pursued to integrate inductors along with other passive components into a MCM substrate. These include thin film, thick film, and LTCC; and are suitable for high-quality, low-cost, and compact, high-performance inductors, respectively.
58 Lumped Elements for RF and Microwave Circuits

Figure 3.1 Two-dimensional inductor types: (a) meander, (b) rectangular, (c) circular, and (d) octagonal.

Table 3.1
Two-Dimensional Inductor Configurations and Their Features

<table>
<thead>
<tr>
<th>Configuration</th>
<th>Advantage</th>
<th>Disadvantage</th>
</tr>
</thead>
<tbody>
<tr>
<td>Meander line</td>
<td>Lower eddy current resistance</td>
<td>Lowest inductance and SRF</td>
</tr>
<tr>
<td>Rectangular</td>
<td>Easy layout</td>
<td>Lower SRF</td>
</tr>
<tr>
<td>Octagonal</td>
<td>Higher SRF</td>
<td>Difficult layout</td>
</tr>
<tr>
<td>Circular</td>
<td>Highest SRF</td>
<td>Difficult layout</td>
</tr>
</tbody>
</table>

3.1 Inductors on Si Substrate

RF monolithic ICs are being developed using Si employing CMOS, BiCMOS, and SiGe-HBT technologies in order to take advantage of mature Si processes and low-cost potential. One of the major disadvantages of standard Si technologies is the high substrate losses due to much lower substrate resistivity (less than $10^3 \, \Omega\cdot\text{cm}$) compared to GaAs substrate ($10^7 \, \Omega\cdot\text{cm}$). High-density CMOS
technology uses highly doped substrates with resistivity of the order of 0.01 Ω-cm, while in the case of BiCMOS, the nominal resistivity value is about 10 Ω-cm. Thus, spiral inductors and transmission-line sections fabricated on Si substrates have much lower $Q$-values than their counterparts on GaAs substrates. In this section, we discuss the characteristics of Si-based inductors.
including $Q$-enhancement techniques, stacked inductors, and other various configurations.

Extensive work on Si-based inductors was conducted during the 1990s and a partial list of references is provided here [1–60]. Because Si technologies use a large variety of Si substrate resistivity values (i.e., 0.01–100 Ω-cm), the design of coil inductors becomes quite complex. The selection of physical dimensions, such as the number of turns ($n$), the trace width ($W$), the trace thickness ($t$), line spacing ($S$), and the inner diameter ($D_i$) as shown in Figure 3.3(a), determines the excitation of eddy currents responsible for extra loss in the conductor as well as in the Si substrate. It is important to discuss first the excitation of eddy currents and then describe the design of inductors on Si substrates. The loss in an inductor can be divided into two components; conductor loss and substrate loss. These losses are discussed next.

### 3.1.1 Conductor Loss

The conductor loss in an inductor is proportional to its series resistance. At low frequencies, the series resistance can be calculated from the conductor sheet resistance multiplied by the number of squares of the conductor. However, at microwave frequencies, the series resistance becomes a complex function due to the skin effect and magnetically induced currents (eddy currents). The series resistance increases significantly at higher frequencies due to eddy currents. Eddy currents produce nonuniform current flow in the inner portion of spiral inductors, with much higher current density on the inner side of the conductor than on the outer side. These two components of conductor loss are briefly discussed in the following sections.

#### 3.1.1.1 Sheet Resistance

The dc sheet resistance of a spiral coil can be reduced by using a thicker metallization. Several available thin metal layers can be connected or shunted together through via holes to realize a thick metal layer or a thicker plated conductor can be used. Alternatively, high-conductivity conductors such as copper or gold can be used instead of the aluminum commonly used in Si technologies. Advanced Si technologies (both Si CMOS and SiGe BiCMOS) now have a very thick (at least several microns thick) copper interconnect layer as the last metal. Inductor Qs approaching those typically found on semi-insulating substrates have been achieved. Use of inductors in the copper metal layer have replaced the use of “strapping” multiple thin aluminum layers together to synthesize effectively thicker metal in RFICs.

At low frequencies, the total dc resistance of the coil is given by

$$R_{dc} = \frac{\ell}{Wt\sigma}$$

(3.1)
where $W$ is the width, $t$ is the thickness, $\ell$ is the total length of the conductor strip in the coil, and $\sigma$ is the conductivity of the conductor material. At high frequencies, the above equation is modified and given as

$$R_{rf} = \frac{\ell}{W\sigma\delta(1 - e^{-t/\delta})} \quad (3.2)$$
where $\delta$ is the skin depth given by

$$\delta = \sqrt{\frac{2}{\omega \mu \sigma}}$$

(3.3)

where $\mu$ is the magnetic permeability of the material. Because Si technologies use thin conductors $\equiv 1$ to $2 \, \mu m$ thick, at RF frequencies, $t/\delta < 1$, $R_{rf} \equiv R_{dc}$. Table 3.3 compares conductivities and skin depth of various metals used. Silver has the maximum conductivity.

3.1.1.2 Eddy Current Resistance

The eddy current resistance in the inductor trace is a result of current crowding, that is, increasing current density along a part of the trace width. Consider a sector of an $n$-turn circular spiral inductor as shown in Figure 3.3(b). The inductor carries a current $I_{\text{coil}}$ and the associated magnetic flux is $B_{\text{coil}}$. The magnetic flux lines enter the page plane at the far end of the turn $n$ and come out of the page plane in the center of the coil, where they have maximum intensity. When there is not enough hollow space in the center of the coil, a large part of the magnetic flux also goes through the inner turns. According to Faraday-Lenz’s law, when a conductor is moved into a magnetic field or a conductor is placed in a time-varying magnetic field, eddy currents are induced in the conductor in the direction where their self-flux is opposite to the applied magnetic field. Thus, as shown in Figure 3.3(b), circular eddy currents $I_{\text{eddy}}$ are generated due to magnetic fields that go through the inner turns, and an opposing magnetic field $B_{\text{eddy}}$ due to eddy currents is established.

The eddy current loops produced within the trace width cause nonuniform current flow in the inner coil turns. They add to the excitation current $I_{\text{coil}}$ on the inside edge and subtract from the excitation current $I_{\text{coil}}$ on the outside edge. Therefore, the inside edges of the coil carry current densities much larger than the outside edges, giving rise to a larger effective resistance compared to the case of uniform current flow throughout the trace width. Because the eddy

<table>
<thead>
<tr>
<th>Metal</th>
<th>Conductivity ($10^5$ s/cm)</th>
<th>Resistivity ($10^{-6}$ $\Omega$-cm)</th>
<th>Skin Depth ($\mu$m) @ 1 GHz</th>
<th>Skin Depth ($\mu$m) @ 10 GHz</th>
</tr>
</thead>
<tbody>
<tr>
<td>Aluminum (Al)</td>
<td>3.8</td>
<td>2.6</td>
<td>2.57</td>
<td>0.81</td>
</tr>
<tr>
<td>Gold (Au)</td>
<td>4.1</td>
<td>2.4</td>
<td>2.50</td>
<td>0.79</td>
</tr>
<tr>
<td>Copper (Cu)</td>
<td>5.8</td>
<td>1.7</td>
<td>2.09</td>
<td>0.66</td>
</tr>
<tr>
<td>Silver (Ag)</td>
<td>6.2</td>
<td>1.6</td>
<td>2.02</td>
<td>0.64</td>
</tr>
</tbody>
</table>
Printed Inductors

Currents are induced due to time-varying magnetic fields, their values are a strong function of frequency. The critical frequency $f_c$ at which the current crowding begins to become significant is given by [40]

$$f_c = \frac{3.1(W + S)}{2\pi\mu_0 W^2} R_{sh}$$

(3.4)

where $\mu_0$ is the free-space permeability and $R_{sh}$ is the sheet resistance of the trace. An approximate expression for the series resistance is given by [40]

$$R_s = R_{dc} [1 + 0.1(f/f_c)^2]$$

(3.5)

The excitation of eddy currents can be minimized by cutting longitudinal slits in the inner turns’ conductors or making the inner turns narrower and the outer turns wider. Because the contribution of the inner turns to the inductor’s inductance is low because of its small area, removing them altogether or using a “hollow” coil reduces the effect of eddy currents.

An inductor’s loss depends on the geometry of the inductor, metal conductivity, substrate resistivity, and frequency of operation. Metal losses dominate at low frequencies, whereas substrate losses are critical at high frequencies and are discussed next.

### 3.1.2 Substrate Loss

A major drawback of inductors on Si substrates (intrinsic or heavily doped) is the extra substrate resistive losses due to low resistivity of the substrates. The substrate loss consists of two parts: finite resistance due to electrically induced conductive and displacement currents, and magnetically induced eddy current resistance. These losses are known as capacitive and magnetic, respectively.

#### 3.1.2.1 Capacitive Loss

When a coil is excited, a voltage difference occurs between the conductor and the grounded substrate that gives rise to capacitive coupling between the conductors. If the substrate is an insulator (i.e., very high resistivity) with a very low loss tangent value, the ohmic loss in the dielectric is negligible. When the substrate has finite resistivity, the penetration of the electric field into the substrate is limited (very low for a low-resistivity substrate). In this case, finite ohmic loss takes place, depending on the resistivity of the substrate. In low-resistivity substrates, such as in CMOS technology, the skin depth becomes on the order of the substrate thickness, giving rise to higher ohmic losses. Because this loss is coupled through the shunt capacitance, it is also commonly referred to as capacitive or electric substrate loss.
Finite resistivity loss can be minimized by either using very high resistivity substrates or by placing a shield between the oxide layer and the substrate.

### 3.1.2.3 Magnetic Loss

In heavily doped Si substrates, currents induced by the penetration of the magnetic fields of the inductor into the substrate cause extra resistive loss. Consider Figure 3.4, which shows magnetic field flux lines associated with the coil excitation current. The flux lines uniformly surround the inductor and penetrate into the substrate. As discussed in Section 3.1.1, due to the Faraday-Lenz law, loops of eddy currents $I_{\text{sub}}$ flow in the low-resistivity substrate underneath the coil, with higher current density closer to the coil. The direction of $I_{\text{sub}}$ is opposite to the direction of $I_{\text{coil}}$, giving rise to extra substrate loss. Because this loss is associated with magnetic fields, it is commonly referred to as magnetic or inductive substrate loss. Substrates with high resistivity have negligible magnetic loss.

In summary, by using narrow conductors that meet skin effect requirements ($W \equiv 3\delta$) in the inner turns, using a hollow coil design, and using compact area coils, one can keep the substrate loss to a minimum. Because the magnetic field in a small coil penetrates less deeply into the substrate, eddy current loss is not severe as for large coils. Therefore, an optimum solution, in terms of inside dimensions and coil area for a given substrate, can be found. These losses are again discussed in detail in Section 3.1.5.

### 3.1.3 Layout Considerations

For a given inductance value, one would like to have the highest possible values of $Q$ and SRF in the smallest possible area of an inductor using standard process
techniques. For the most part, the cost of the integrated chip dictates the inductor area, but the high-$Q$ requirement may also be a deciding factor in low-noise and power amplifiers.

The operation of inductors on Si substrates can be classified into three regimes: inductor mode, resonator mode, and eddy current mode as described by Burghartz and Rejaei [60]. These three modes are determined by the resistivity of the Si wafers. Figure 3.5 shows the variations of $Q_{\text{max}}$, the frequency at which the value of $Q$ is maximum, $f(Q_{\text{max}})$, SRF, and inductance at maximum quality factor, $L(Q_{\text{max}})$, of a 2-nH inductor as a function of silicon resistivity. The value of maximum $Q$-factor of a 2-nH inductor on a 3.5-$\Omega$-cm resistivity substrate varies from 5.5 to 7.5 when realized using various different values of $n$, $W$, $S$, and inner radius. The dimensions for the results in Figure 3.5 are based on average $Q$-value.

Both $Q_{\text{max}}$ and $f(Q_{\text{max}})$ increase with substrate resistivity in the inductor mode regime. In the resonator mode domain, both the $Q_{\text{max}}$ and SRF drop drastically due to increased capacitive loss in the substrate. In this regime, after $Q_{\text{max}}$ drops it increases slightly due to decreased capacitive loss with further reduction in the resistivity. Further decrease in the resistivity leads to the eddy current regime, where magnetic loss is greater than the capacitive loss and $Q_{\text{max}}$ decreases further. From Figure 3.5 it is evident that the substrate resistivity should be greater than 30 and 0.3 $\Omega$-cm to prevent the contributions of substrate’s capacitive and magnetic losses, respectively. These numbers will vary slightly with the inductor’s geometry. Figure 3.6 shows the values for inductance and the $Q$-factor for various combinations of the inductor’s dimensions (width, spacing, inside diameter, and number of turns).

### 3.1.4 Inductor Model

The EC model for inductors discussed in Section 2.4 of Chapter 2 is based on the assumption that the substrate is lossless. However, a Si substrate is lossy; several different models for inductors on Si substrate have been reported in the literature to account accurately for the effect of a dielectric layer between the inductor coil and the Si substrate, and for capacitive and inductive losses in the substrate. The main difference in the models relates to the capacitive and inductive losses in the low-resistivity Si substrate.

Figure 3.7 shows various EC models that can be used to describe the characteristics of an inductor on a Si substrate. Various model parameters are described as follows:

- $R_s$ = series resistance of the inductor metal;
- $L$ = total inductance;
- $C_f$ = fringing capacitance between the inductor turns;
Figure 3.5 Dependence of the maximum quality factor ($Q_{\text{max}}$), the frequency at $Q_{\text{max}}$, $f(Q_{\text{max}})$; the inductance at $Q_{\text{max}}$, $L(Q_{\text{max}})$; and the self-resonance frequency ($f_{\text{res}}$) on the substrate resistivity ($\rho_{\text{Si}}$) with (solid lines) and without (dotted lines) consideration of eddy current in the substrate. The three regimes, in inductor mode (resonance through $C_p$) at $>10$ $\Omega$-cm, in resonator mode (resonance through $C_{\text{ox}}$) at 0.1 to 10 $\Omega$-cm, and with considerable eddy current at $<0.1$ $\Omega$-cm are indicated. (From: [60]. © 2003 IEEE. Reprinted with permission.)
Printed Inductors

Figure 3.6 Comparison of measured (vertical bars) and simulated (small horizontal bars) values of (a) inductances and (b) quality factors (Q) of 57 circular spiral coils ($T_{M4} = 1 \mu m; T_{Dx} = 4 \mu m; \rho_{Si} = 2.5-3.5 \Omega\cdot cm$) having optimum metal widths ($W=4-23 \mu m$) and spaces ($S=3-16 \mu m$) for given radius ($R=60-220 \mu m$) and numbers of turns ($n=2-8$). (From: [60]. © 2003 IEEE. Reprinted with permission.)

$C_{ox1,2} = \text{shunt capacitances of the oxide layer;}
\quad C_{sh1,2} = \text{total shunt capacitance of the dielectric layers and substrate;}
\quad R_{sb1,2} = \text{shunt resistance due to substrate losses;}
\quad R_{se} = \text{parallel resistance due to eddy current loss in the substrate.}$

Figure 3.7(a, b) describes commonly used EC models. These models are electrically identical when the shunt series arrangement is converted into a
parallel combination. Here the oxide layer capacitance is absorbed into the substrate capacitance. Figure 3.7(c) shows a more detailed version of the above model in which another capacitor $C_{sb}$ has been added that accounts for capacitive coupling to the lossy substrate. The above-mentioned models predict reasonably well the behavior of an inductor on a Si substrate. A more accurate model includes substrate resistance, $R_{se}$, as shown in Figure 3.7(d), and accounts for the magnetic coupling between the spiral and low-resistivity CMOS Si substrate. The magnetic field generated by the current on the spiral induces current in the Si substrate, which has the opposite polarity, giving rise to $R_{se}$ resistance. In a simple way, if the $R_{se}$ term is not used in the model it becomes a part of $R_{sb}$.

Thus, series element values depend on the properties and dimensions of the inductor conductor trace, whereas the shunt element values are determined by the dielectric parameters between the inductor and the substrate, substrate doping, and thickness and substrate parameters. Shunt values at ports 1 and 2 are not the same due to asymmetry in the inductor trace and the connections.
between the inductor and ports. As a first-order approximation, shunt values for ports 1 and 2 can be assumed identical.

3.1.5 Q-Enhancement Techniques

One of the important characteristics of an inductor on a Si substrate is its quality factor $Q$. Techniques used to enhance the $Q$-factor of inductors on a Si substrate can be grouped into four categories as shown in Figure 3.8. These are based on trace layout, trace metal parameters, the use of a high resistivity substrate, and the use of a substrate shield. These are discussed in this section.

3.1.5.1 Trace Layout

For a given set of inductor conductor and substrate materials, one can optimize the inductor’s $Q$ by properly selecting the physical layout of the inductor trace to minimize the resistive, capacitive, and inductive losses. Several techniques discussed in the literature include variable line width [21, 38], differential configuration [22, 57], and vertical inductor.

**Variable Line Width**

The effect of eddy currents can be minimized by making the line widths of the inner turns of the inductor narrower than the outer turns [21, 38]. Narrower line widths have higher dc resistance; however, this is compensated by using wider line widths in the outer turns. This structure is shown in Figure 3.9(a). In this structure the improvement in $Q$-value is more pronounced at higher than lower frequencies, because the effect of eddy currents is more severe at high frequencies.

For inductors having variable line width on a conducting Si substrate, no substantial improvement in $Q$ is possible, because of excessive capacitive losses.

---

**Figure 3.8** $Q$-Enhancement techniques for inductors on Si substrate.
through the substrate. However, improvement can be achieved by reducing the capacitive losses by using a multilayer dielectric Si technology or micromachining technology as discussed later in this section.

Figure 3.9(b) shows simulated results for four different 20-nH inductors using eight turns optimized for operation at 3.5 GHz. Three inductors have constant line widths of 10, 25, and 40 μm, whereas the optimized layout inductor has inner and outer segments line width of 10 and 130 μm, respectively. The spacing between the turns was 30 μm. In all four inductors, the Si substrate below the inductor pattern was removed using micromachining techniques. The maximum $Q$-value for the optimized layout inductor was about 43 compared to 26 obtained for the 25-μm constant line width inductor, which had the largest simulated $Q$ of all the three cases.

**Differential Excitation**

The $Q$-enhancement of planar inductors can also be achieved by using the differential excitation technique [22, 57]. Differential circuit topologies are used at RF frequencies because they are less susceptible to supply noise present in on-chip bias lines, offer common-mode rejection, and minimize even-order mixing products [57]. Commonly used ICs that employ these inductors are differential VCOs, double-balanced mixers, Gilbert cell mixers, and differential amplifiers. Spiral inductors excited differentially play an important role in these circuits. The $Q$-factor of such inductors is enhanced because of smaller substrate loss and is maintained over a broader bandwidth [22] compared to the single-ended configuration.
Five-turn conventional and differential inductors having 8-nH inductance fabricated on a 15-ohm-cm silicon substrate were characterized. The differential test structure is shown in Figure 3.10(a). The line width, spacing, and inner and outer dimensions were 8, 2.8, 150, and 250 μm, respectively. The measured and simulated Q-values for both single-ended and differential inductors are compared in Figure 3.10(b). The differential configuration has higher peak Q-values and a wider operating bandwidth.

**Vertical Inductors**

A vertical inductor, popularly known as a solenoid inductor, has higher Q than a planar inductor because of lower capacitive and magnetic losses from the lossy Si substrate. Solenoid inductors on a Si substrate were fabricated using micromachining techniques [43]. In this example a thick photoresistive epoxy mold was used and the Cu-electroplated solenoid coil was built on top of the 50-μm-thick epoxy mold above the CMOS Si substrate. Figure 3.11 shows a 6-turn micromachined solenoid inductor. The spacing between the coil and the substrate results in lower substrate capacitive and magnetic losses and higher Q-factor and SRF. The Cu trace was 20 μm wide and 20 μm thick with an 80-μm turn-to-turn pitch. The measured values for the inductance and peak Q of a 6-turn inductor at 4.5 GHz were 2.6 nH and 21, respectively.

### 3.1.5.2 High-Resistivity Substrates

Many techniques have been used to improve the Q-factor of inductors by reducing substrate loss, especially capacitive loss. These include using high-resistivity silicon substrates [5], silicon on sapphire [9, 18] or glass or quartz, using an oxidized porous silicon substrate [15, 25], removing the silicon underneath the inductor by micromachining techniques [39], and building inductors on a multilayer structure using low dielectric constant materials between the trace and the Si substrate [20, 23, 32, 54, 58]. The primary objective in all of these techniques is to either put the inductor trace on an insulator or to increase the distance between the trace and the lossy substrate.

**Multilayer Techniques**

Figure 3.12(a) shows a schematic cross-sectional view of an inductor fabricated on a multilayer substrate (polyimide–SiO₂–Si). The line width, spacing, and outer dimensions were 16, 16, and 432 × 448 μm, respectively [23]. SiO₂ and Si MOSFET substrate thicknesses were 0.5 and 450 μm, respectively. The measured inductance and dc resistance of a 6-turn gold-conductor inductor were 10 nH and 1.3Ω, respectively. Figure 3.12(c) shows the measured Q-factor and SRF as a function of polyimide thickness. As a benchmark, the Q-value of a similar inductor on a GaAs substrate is also shown. For a polyimide thickness of 60 μm, the Q-value is about 14 and the resonant frequency is about 9 GHz.
Figure 3.10  (a) Five-turn spiral inductor in differential configuration. (b) Simulated (dashed line) and measured (solid line) $Q$-factor values of single-ended and differential inductor configurations. (From: [22]. © 1998 IEEE. Reprinted with permission.)
Figure 3.11 Photograph of a micromachined 6-turn solenoid inductor. (From: [43]. © 2001 IEEE. Reprinted with permission.)

Figure 3.12 (a) Cross-sectional view of a spiral inductor fabricated on a polyimide–SiO₂–Si substrate. (b) Measured $Q$-factor versus frequency of 10-nH inductors on Si substrate for different polyimide thicknesses. (c) Measured $Q$-and SRF versus polyimide thickness of 10-nH inductors. (From: [23]. © 1998 IEEE. Reprinted with permission.)
The $Q$ of an inductor can be further enhanced by reducing the conductor resistance using thick Cu metal [54]. The test data obtained for various inductors on a CMOS-grade p-type silicon substrate with a resistivity of 20 $\Omega$-cm is summarized in Table 3.4. The maximum $Q$-value for several inductance values is at 2 GHz.

**Micromachined Inductors**

The quality factor of inductors on a Si substrate has been improved using micromachining techniques [4, 33, 39, 61–63] as described in Chapter 13. In this method the Si substrate is removed underneath the planar inductor pattern by a chemical etching process, which results in much lower capacitive loss and increased self-resonant frequency due to the reduction of interturn and substrate parasitic capacitances.

Inductors were realized by placing crossover connections on a Si$_3$N$_4$ membrane using 0.6-$\mu$m-thick metal 1 and the inductor pattern on SiO$_2$ using 1.4-$\mu$m-thick metal 2. The p-type Si substrate had a resistivity value of 3.5 $\Omega$-cm. A photograph of a 4.25-turn inductor is shown in Figure 3.13(a). Measured and simulated inductance and $Q$-values [61] for several inductors are shown in Figure 3.13(b, c). As shown, the $Q$-values for suspended inductors, because of negligible substrate loss, are much higher than typically obtained $Q$-values of 4 to 6 for similar inductors when directly printed on Si substrates [2, 3]. Normally, metal layers used in Si technology are of aluminum and have thicknesses on the order of one skin depth. The $Q$-values of suspended inductors are further enhanced by using thick Cu metal layers.

In silicon technology, copper interconnects have been introduced to improve the $Q$-factors of passive components including inductors and capacitors.

### Table 3.4

Summary of $Q$-Values for Various Conductor and Multilayer Dielectric Thicknesses

<table>
<thead>
<tr>
<th>Inductance (nH)</th>
<th>Metal Thickness ($\mu$m)</th>
<th>BCB Thickness ($\mu$m)</th>
<th>Max $Q$-Value*</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.0</td>
<td>0.8</td>
<td>6.0</td>
<td>6.5</td>
</tr>
<tr>
<td>1.0</td>
<td>1.2</td>
<td>6.0</td>
<td>10.8</td>
</tr>
<tr>
<td>1.0</td>
<td>3.2</td>
<td>6.0</td>
<td>16.1</td>
</tr>
<tr>
<td>1.0</td>
<td>15.0</td>
<td>6.0</td>
<td>25.4</td>
</tr>
<tr>
<td>3.2</td>
<td>6.0</td>
<td>6.0</td>
<td>23.0</td>
</tr>
<tr>
<td>5.2</td>
<td>6.0</td>
<td>6.0</td>
<td>20.0</td>
</tr>
<tr>
<td>1.0</td>
<td>6.0</td>
<td>6.0</td>
<td>25.0</td>
</tr>
<tr>
<td>1.0</td>
<td>6.0</td>
<td>12.0</td>
<td>28.0</td>
</tr>
</tbody>
</table>

*Maximum $Q$-value is at about 2 GHz.
Figure 3.13  (a) Micromachined 4.25-turn inductor configuration. (b) Simulated and measured inductance versus frequency of a 4.25-turn micromachined inductor. (c) Simulated and measured $Q$-value versus frequency. (From: [61]. © 1996 IEEE. Reprinted with permission.)
Table 3.5 compares conventional and micromachined inductor measured data for 4-turn spiral inductors fabricated with 0.18-\(\mu\)m Si CMOS technology using a 6-level copper interconnect and low-K dielectrics. The line width and spacing were 20 and 10 \(\mu\)m, respectively. In Table 3.5, “\(Q_{\text{max conv.}}\)” and “\(Q_{\text{max LC}}\)” were calculated using (2.12) and (2.11), respectively. For the smaller diameter inductor, the maximum \(Q\) and \(f_{\text{res}}\) values for a micromachined inductor are 12.5 and 14.0 GHz as compared to 4.39 and 10.1 GHz for conventional inductors on Si substrate.

To provide an electromagnetic shield and to reduce the crosstalk between circuits in a MMIC, a cavity backed suspended inductor can be used [62]. In this configuration, the etched cavity (both bottom surface and sidewalls) is metallized with copper as shown in Figure 3.14(a). The spiral inductor consists of electroless plated copper on polysilicon. It has been reported that this topology can withstand high shock and vibration requirements. Figure 3.14(b) shows the top view of a 2.5-turn rectangular spiral inductor and Table 3.6 summarizes various parameters. Here, \(n\) is the number of turns, \(W\) is the width of the inductor, \(S\) is the spacing between turns, \(d\) is the inner diameter, \(t_s\) is the thickness of the polysilicon conductor, \(W_o\) is the width of the overpass conductor, \(d_c\) is the depth of the cavity, \(t\) is the thickness of the copper deposited, and \(d_e\) is the separation between the spiral and the cavity wall. The inductor model is represented by a parallel combination of a capacitor \(C_p\) and an inductor \(L\) in series with a resistor \(R_s\) as shown in Figure 2.17(b) in Chapter 2, and the values measured at 1 GHz along with \(Q_{\text{max}}\) values are given in Table 3.6. The variations of self-inductance \(L\) and parasitic capacitance \(C_p\) as a function of cavity depth are shown in Figure 3.14(c, d), respectively, and the data show that a cavity depth of 40 to 50 \(\mu\)m is sufficient to achieve the minimum value of \(C_p\). The self-resonant frequency \(f_{\text{res}}\) of an inductor is estimated by using

### Table 3.5
Summary of Conventional and Micromachined Four-Turn Inductor Measured Parameters on Si Substrate

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Conventional</th>
<th>Micromachined</th>
<th>Conventional</th>
<th>Micromachined</th>
</tr>
</thead>
<tbody>
<tr>
<td>(L_m) (nH)</td>
<td>3.16</td>
<td>3.19</td>
<td>4.61</td>
<td>4.69</td>
</tr>
<tr>
<td>(Q_{\text{max conv.}})</td>
<td>4.39</td>
<td>12.5</td>
<td>3.64</td>
<td>7.61</td>
</tr>
<tr>
<td>@ (f) (GHz)</td>
<td>1.75</td>
<td>7.75</td>
<td>1.25</td>
<td>4.75</td>
</tr>
<tr>
<td>(R_{dc}) ((\Omega))</td>
<td>3.45</td>
<td>3.32</td>
<td>5.28</td>
<td>5.21</td>
</tr>
<tr>
<td>(Q_{\text{max LC}})</td>
<td>4.43</td>
<td>25.7</td>
<td>3.50</td>
<td>10.3</td>
</tr>
<tr>
<td>@ (f) (GHz)</td>
<td>2.05</td>
<td>13.7</td>
<td>1.45</td>
<td>6.80</td>
</tr>
<tr>
<td>(f_{\text{res}}) (GHz)</td>
<td>10.1</td>
<td>14.0</td>
<td>6.65</td>
<td>11.38</td>
</tr>
<tr>
<td>Diameter ((\mu)m)</td>
<td>300</td>
<td>300</td>
<td>365</td>
<td>365</td>
</tr>
</tbody>
</table>
Figure 3.14 (a) Cavity-backed membrane suspended inductor; (b) top view of a 2.5-turn inductor, with dimensions; and (c, d) inductance and capacitance versus cavity depth, respectively. (From: [62]. © 2000 IEEE. Reprinted with permission.)

Table 3.6
Summary of Cavity-Backed Three Inductor Parameters and Measured Data

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Ind1</th>
<th>Ind2</th>
<th>Ind3</th>
</tr>
</thead>
<tbody>
<tr>
<td>$n$</td>
<td>3</td>
<td>5</td>
<td>7</td>
</tr>
<tr>
<td>$W$ (μm)</td>
<td>3</td>
<td>5</td>
<td>6</td>
</tr>
<tr>
<td>$S$ (μm)</td>
<td>3</td>
<td>3</td>
<td>4</td>
</tr>
<tr>
<td>$d$ (μm)</td>
<td>125</td>
<td>75</td>
<td>125</td>
</tr>
<tr>
<td>$t_s$ (μm)</td>
<td>1.5</td>
<td>1.5</td>
<td>1.5</td>
</tr>
<tr>
<td>$W_o$ (μm)</td>
<td>18</td>
<td>18</td>
<td>18</td>
</tr>
<tr>
<td>$d_c$ (μm)</td>
<td>30</td>
<td>30</td>
<td>30</td>
</tr>
<tr>
<td>$t$ (μm)</td>
<td>0.75</td>
<td>0.75</td>
<td>0.75</td>
</tr>
<tr>
<td>$d_e$ (μm)</td>
<td>30</td>
<td>30</td>
<td>30</td>
</tr>
<tr>
<td>$L_{1GHz}$ (nH)</td>
<td>1.8</td>
<td>2.7</td>
<td>8.2</td>
</tr>
<tr>
<td>$C_p$ (fF)</td>
<td>13.1</td>
<td>16.0</td>
<td>28.9</td>
</tr>
<tr>
<td>$R_s_{1GHz}$ (Ω)</td>
<td>2.7</td>
<td>3.7</td>
<td>8.4</td>
</tr>
<tr>
<td>$Q_{max}$</td>
<td>23</td>
<td>36</td>
<td>30</td>
</tr>
</tbody>
</table>
\[ f_{\text{res}} = \frac{1}{2\pi\sqrt{LC_p}} \]  

(3.6)

For \( L = 8 \, \text{nH} \) and \( C_p = 0.03 \, \text{pF} \), the SRF is 10.27 GHz.

3.1.5.3 Patterned Ground Shield

Several techniques have been discussed in the literature to reduce substrate loss by placing an EM shield between the trace and substrate. These include metal ground shield (MGS), polysilicon ground shield (PGS), and \( n^+ \) ground shield (NGS). Solid ground shields result in very large capacitances between the trace and the ground plane, lower inductance, and SRF. Therefore, solid shields are not used; instead, patterned ground shields are preferred in which slots are cut perpendicular to the traces of the inductor or the flow of eddy currents. Such slots block the eddy current flow and reduce the magnetic loss. They also allow partial passing of the electric field, lowering the capacitive loss without increasing the parasitic capacitance appreciably. The effectiveness of a patterned ground shield on the improvement of \( Q \) depends on several factors including the resistivity of the Si substrate and ground shield metal, the thickness of the shield metal, the shield pattern type, the oxide layer’s dielectric constant and thickness, the inductor layout and the frequency of operation. Among MGS, PGS, and NGS techniques, NGS is considered to be the most robust. Figure 3.15 shows a rectangular spiral inductor with a patterned \( n^+ \) ground shield underneath [44].

![Figure 3.15](image)  

Figure 3.15 Spiral inductor with a patterned ground shield underneath on a Si substrate.  
(From: [44]. © 2001 IEEE. Reprinted with permission.)
The contribution of resistive, inductive, and capacitive losses in the $Q$-calculations of the PGS inductor can be analyzed by simplifying the EC shown in Figure 3.7(c) to one port, that is, port 2 grounded. In this case a simplified EC is shown in Figure 3.16, where

$$R_p = \frac{1}{\omega^2 C_{ox1}^2 R_{sb1}} + \frac{R_{sb1} (C_{ox1} + C_{sb1})^2}{C_{ox1}^2}$$  \hspace{1cm} (3.7)$$

$$C_{cp} = C_{ox1} \cdot \frac{1 + \omega^2 (C_{ox1} + C_{sb1}) R_{sb1}^2}{1 + \omega^2 (C_{ox1} + C_{sb1})^2 R_{sb1}^2}$$

$$C_{cp} = C_{ox1} \cdot \frac{1 + \omega^2 (C_{ox1} + C_{sb1}) R_{sb1}^2}{1 + \omega^2 (C_{ox1} + C_{sb1})^2 R_{sb1}^2}$$  \hspace{1cm} (3.8)$$

From (2.12),

$$Q = \frac{\omega L}{R_s} \cdot \frac{R_p}{R_p + \left[ \left( \frac{\omega L}{R_s} \right)^2 + 1 \right] R_s} \cdot \left[ 1 - \frac{R_p^2 (C_{cp} + C_p)}{L} - \omega^2 L (C_{cp} + C_p) \right]$$

$$= \frac{\omega L}{R_s} \cdot \text{resistor load factor} \cdot \text{capacitor loss factor}$$  \hspace{1cm} (3.9)$$

Here both the resistor and capacitor loss factors are less than unity. Thus, the $Q$-value can be enhanced by making both loss factors close to unity. From (3.9) it is evident that the resistor loss factor becomes unity when the value of $R_p$ from (3.7) is very large; that is, $R_{sb1}$ is very small (when ground shields provide a low-resistance ground path) or $R_{sb1}$ is very large (replacing the substrate with an insulator). All of the patterned ground shields reduce $R_{sb1}$ or improve the resistive loss factor. However, they also introduce additional parasitic capacitance to $C_{ox1}$ and $C_{sb1}$, which can degrade both loss factors. Due to the short distance between the spiral and ground, the MGS and PGS configurations increase these capacitances much more than the NGS topology. This means
that NGS is the most robust technique to enhance the $Q$-factor by about 20% to 30% [44].

One of the undesirable features of the ground shield technique is lower and more pronounced SRF due to higher substrate capacitance and lower substrate loss, respectively.

### 3.1.6 Stacked-Coil Inductor

To realize very large inductances per unit area, the stacked or multilevel inductor configuration is used. In this case, as shown in Figure 3.17(a), two inductor layers are placed on top of each other and connected in series. Because two-level inductor conductors are connected in such a way that the RF current flows in the same direction through both of the inductor traces, the magnetic flux lines add in phase and result in higher mutual inductance. A simplified EC of a stacked inductor is shown in Figure 3.17(b) and total inductance ($L_t$) is given by

$$L_t = L_1 + L_2 + 2M$$

(3.10)

where $L_1$ and $L_2$ are the self-inductances of spirals 1 and 2 and $M$ is the mutual inductance between them. The dots in Figure 3.17(b) represent the current flowing in the same direction through the spirals. If $k$ is the coupling between the spirals, $M$ can be written

$$M = k\sqrt{L_1 L_2}$$

(3.11a)

![Figure 3.17](image) (a) Two-level inductor configuration. (b) Simplified two-port EC.
When both spirals are identical (i.e., $L_1 = L_2 = L$) and tightly coupled ($k \approx 1$), the total inductance becomes

$$L_t \approx 4L \approx 2^2L$$  \hspace{1cm} (3.11b)

Thus the maximum inductance value by stacking two spirals can be increased by a factor of 4. Similarly, for $n$ stacked spirals, the total inductance of the structure is $n^2$ times that of one spiral; that is, inductance can be increased quadratically with the number of layers and therefore, very compact inductors can be realized.

In silicon technology, stacked inductors can be realized by using multilevel interconnects [8, 42, 48, 60]. Thus, very compact inductors can be realized using the four to five metal layers typically available in CMOS technologies. In these technologies, the top layer thickness is about 2 $\mu$m, whereas other metal layers are about 1 $\mu$m thick and the oxide layers are about 1 to 1.5 $\mu$m thick. The Si substrate resistivity is about 0.01 $\Omega$-cm. Because the metal layers are very close to each other, the coupling coefficient $k$ is close to unity and results in large parasitic capacitances between the metal layers. This leads to reduced SRF. The SRF is also affected by the maximum thickness of the oxide layer that can be deposited. The oxide thickness affects the SRF much more than it affects the $Q$- and $L$-values because the vertical dimensions are much smaller than the lateral dimensions and the substrate loss remains unchanged. Therefore, one can select various metal layers to realize the required inductance with the highest possible SRF by keeping a larger spacing between the spiral levels.

Figure 3.18 shows two configurations for a two-layer inductor. The SRF of a two-layer inductor using $M_5$ and $M_3$ is higher than the inductor using $M_5$ and $M_4$ because of reduced interlayer capacitance. For a typical CMOS technology with five metal layers, the parasitic capacitance between metal layers, bottom metal and substrate, and $C_{eq}$ are given in Table 3.7. Here for two-layer and multilayer structures, the expressions for $C_{eq}$ are given by [42]

$$C_{eq} = \frac{1}{12} (4C_1 + C_2) \quad \text{two-layer} \hspace{1cm} (3.12a)$$

$$= \frac{1}{3n^2} \left( 4 \sum_{i=1}^{n-1} C_i + C_n \right) \quad \text{n-layer} \hspace{1cm} (3.12b)$$

The resonant frequency is given by

$$f_{res} = \frac{1}{2\pi \sqrt{L_tC_{eq}}} \hspace{1cm} (3.13)$$
Figure 3.18 Two-level inductor fabricated using (a) metal 5 and metal 4 and (b) metal 5 and metal 3 layers. (From: [42]. © 2001 IEEE. Reprinted with permission.)

<table>
<thead>
<tr>
<th>Table 3.7</th>
<th>Approximate Parasitic Capacitance Between Metal Layers and Metal and Si Substrate</th>
</tr>
</thead>
<tbody>
<tr>
<td>Metal A</td>
<td>Metal B</td>
</tr>
<tr>
<td>$M_5$</td>
<td>$M_4$</td>
</tr>
<tr>
<td>$M_5$</td>
<td>$M_3$</td>
</tr>
<tr>
<td>$M_5$</td>
<td>$M_2$</td>
</tr>
</tbody>
</table>

$M_i$ designates the metal $i$ layer.

where $L_t$ is the total inductance of the stacked inductor. From Table 3.7 it is obvious that the SRF of a two-layer inductor using $M_5$ and $M_2$ is about twice that of the inductor using $M_5$ and $M_4$ layers. Also (3.12a) and (3.12b) suggest that the effect of interlayer capacitance $C_1$ is about four times more than the bottom-layer capacitance $C_2$. Figure 3.19(a) shows a three-layer inductor.

Table 3.8 summarizes the measured performance of nine inductors characterized using 0.25-µm CMOS technology. Assuming a single-layer inductance of about 13 nH (45 nH divided by about 3.5) in 240 µm² square area, a five-layer inductor has about 20 times more inductance compared to the conventional inductor of the same physical area, using the same conductor dimensions and spacings.

An alternative approach for a multilevel inductor having about four times lower $C_{eq}$ has been reported [48]. Figure 3.19(b) shows the four-layer inductor wiring diagram with current flow. Due to slightly lower inductance value, this configuration has a SRF that is approximately 34% higher than the conventional stacked inductor.
Figure 3.19  (a) Conventional three-level inductor using metals 5, 3, and 1 on a Si substrate. (b) Improved SRF four-level stacked inductor with current flow path. (From: [48]. © 2002 IEEE. Reprinted with permission.)

Table 3.8
Summary of Measured Performance of Stacked Inductors Fabricated in 0.25-μm CMOS Technology*

<table>
<thead>
<tr>
<th>Inductor</th>
<th>Metal Layers</th>
<th>Number of Turns</th>
<th>L (nH)</th>
<th>Measured $f_{\text{res}}$ (GHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>$L_1$ (240 μm)$^2$</td>
<td>5,4</td>
<td>7</td>
<td>45</td>
<td>0.92</td>
</tr>
<tr>
<td>$L_2$ (240 μm)$^2$</td>
<td>5,3</td>
<td>7</td>
<td>45</td>
<td>1.5</td>
</tr>
<tr>
<td>$L_3$ (240 μm)$^2$</td>
<td>5,2</td>
<td>7</td>
<td>45</td>
<td>1.8</td>
</tr>
<tr>
<td>$L_4$ (240 μm)$^2$</td>
<td>5,4,3</td>
<td>7</td>
<td>100</td>
<td>0.7</td>
</tr>
<tr>
<td>$L_5$ (240 μm)$^2$</td>
<td>5,3,1</td>
<td>7</td>
<td>100</td>
<td>1.0</td>
</tr>
<tr>
<td>$L_6$ (200 μm)$^2$</td>
<td>5,2,1</td>
<td>5</td>
<td>50</td>
<td>1.5</td>
</tr>
<tr>
<td>$L_7$ (200 μm)$^2$</td>
<td>5,2,1</td>
<td>5</td>
<td>48</td>
<td>1.5</td>
</tr>
<tr>
<td>$L_8$ (240 μm)$^2$</td>
<td>5,4,3,2</td>
<td>7</td>
<td>180</td>
<td>0.55</td>
</tr>
<tr>
<td>$L_9$ (240 μm)$^2$</td>
<td>5,4,3,2,1</td>
<td>7</td>
<td>266</td>
<td>0.47</td>
</tr>
</tbody>
</table>

*Line width = 9 μm; line spacing = 0.72 μm.
3.1.7 Temperature Dependence

Spiral inductors on a Si substrate were also characterized [16] over temperature range \(-55\degree C\) to \(+125\degree C\). Figure 3.20 shows the top and side views of a 6-turn inductor studied for this purpose. The line width and spacing were 16 and
10 \mu m, respectively. Top and underpass connection metallizations were of aluminum. The inductance, \( Q \), and \( f_{\text{res}} \) values at 25°C were 10.5 nH and 5.8 at 1 GHz and 4 GHz, respectively.

The inductor’s S-parameters were measured using RF probes over the temperature range from \(-55^\circ C\) to \(+125^\circ C\). The modeled value of inductance was almost constant with temperature below \( f_{\text{res}} \). Figure 3.21 shows the variation of inductance, \( Q \), normalized metal resistance, and substrate resistance and capacitance. Both resistance values doubled from \(-55^\circ C\) to \(125^\circ C\). The \( Q \)-value decreases with increasing temperature below 2 GHz and increases with increasing temperature above 2 GHz. At low frequencies (below 2 GHz in this case), the primary loss in the inductor is due to the series resistance of the conductor. However, at higher frequencies (above 2 GHz), the capacitive reactance decreases and more currents start flowing through the substrate and thus more power is dissipated in the substrate. Figure 3.21(b) indicates that below 2 GHz, the variation of \( Q \) is dominated by the conductor loss, whereas above 2 GHz, substrate loss becomes more pronounced. The decreased value of capacitance with temperature results in lower substrate loss above 2 GHz.

Figure 3.21 Measured 6-turn inductor’s parameters with temperature: (a) inductance, (b) \( Q \), (c) normalized conductor resistance, and (d) normalized substrate resistance and capacitance. (From: [16]. © 1997 IEEE. Reprinted with permission.)
3.2 Inductors on GaAs Substrate

This section describes spiral inductors on a GaAs substrate. Because GaAs is an insulator compared to Si, substrate losses are negligible and the inductor’s EC becomes simpler. \( Q \)-values of inductors made using GaAs MMIC technologies are four to five times higher than Si-based technologies due to thicker high-conductivity metals and the insulating property of the GaAs substrate. Because high-\( Q \) inductors improve IC performance in terms of gain, insertion loss, noise figure, phase noise, power output, and power added efficiency, several schemes similar to Si-based inductors to improve further the \( Q \)-factor of GaAs inductors have been used. Improved \( Q \) is also a very desirable feature in oscillators to lower the phase noise. (The phase noise of an oscillator is inversely proportional to \( Q^2 \). Thus, a 20% increase in \( Q \)-factor will improve the phase noise by about 40%.) Because compact inductors are essential to develop low-cost MMICs, the 3-D MMIC process employing multiple layers of polyimide or BCB dielectric films and metallization to fabricate compact multilayer/stacked inductors is becoming a standard IC process. Multilayers of thick high conductivity metallization are capable of producing compact, high-current-capacity, high-performance inductors.

Spiral (rectangular or circular) inductors on a GaAs substrate are used as RF chokes, matching elements, impedance transformers, and reactive terminations, and they can also be found in filters, couplers, dividers and combiners, baluns, and resonant circuits [64–83]. Inductors in MMICs are fabricated using standard integrated circuit processing with no additional process steps. The innermost turn of the inductor is connected to other circuitry by using a conductor that passes under airbridges in monolithic MIC technology. The width and thickness of the conductor determines the current-carrying capacity of the inductor. Typically the thickness is 0.5 to 1.0 \( \mu m \) and the airbridge separates it from the upper conductors by 1.5 to 3.0 \( \mu m \). In dielectric crossover technology, the separation between the crossover conductors can be anywhere between 0.5 and 3 \( \mu m \). Typical inductance values for monolithic microwave integrated circuits working above the S-band fall in the range of 0.5 to 10 nH.

Both square and circular spiral inductors are being used in MICs and MMICs. It has been reported [13, 76] that the circular geometry has about 10% to 20% higher \( Q \)-values and \( f_{\text{res}} \) values than the square configuration. The design of spiral inductors as discussed in Chapter 2 can be based on analytical expressions or EM simulations or measurement-derived EC models. Usually, inductors for MMIC applications are designed either using EM simulators or measurement-based EC models. Bahl [81] reported extensive measured data for circular spiral inductors fabricated on GaAs substrates using a monolithic multilayer process. Various factors such as high inductance, high \( Q \), high current handling capacity, and compactness were studied. Several configurations for
Printed Inductors

Inductors were investigated to optimize the inductor geometry such as line width, spacing between turns, conductor thickness, and inner diameter. The measured effects of various parameters on inductor performance were included, such as line width, spacing, inner diameter, metal thickness, underlying dielectric, and dielectric thickness as discussed in Section 3.2.3.

### 3.2.1 Inductor Models

Various methods for modeling and characterization of GaAs spiral inductors have been described in the literature [69–82]. An inductor is characterized by its inductance value, the unloaded quality factor $Q$, and its resonant frequency $f_{\text{res}}$. Figure 3.22 shows various EC models used to describe the characteristics of GaAs inductors. Figure 3.22(a) represents the simplest model, whereas a comprehensive model for larger inductance values is shown in Figure 3.22(d). A commonly used EC model is shown in Figure 3.22(b) and an accurate account of substrate loss is represented in a model shown in Figure 3.22(c). In all of these models, the series inductance is represented by $L$, $R_s$ accounts for the total loss in the inductor, $C_p$ is the fringing capacitance between inductor turns, and $C_{ga,b}$ represents shunt capacitances between the trace and the substrate.

![Figure 3.22](image-url) (a–d) Lumped-element EC models of the inductor on GaAs substrate.
The two-port lumped-element EC model used to characterize GaAs inductors in this section is shown in Figure 3.22(d). The series resistance $R_s$ used to model the dissipative loss is given by

$$R_s = R_{dc} + R_{ac} \sqrt{f} + R_d f$$

where $R_{dc}$ represents dc resistance of the trace, and $R_{ac}$ and $R_d$ model resistances due to skin effect, eddy current excitation, and dielectric loss in the substrate. In the model $L_t (L + L_1 + L_2)$, $R_s$ and the $C$’s represent the total inductance, series resistance, and parasitic capacitances of the inductor, respectively. The frequency $f$ is expressed in gigahertz.

In microwave circuits, the quality of an inductor is represented by its effective quality factor $Q_{eff}$ and calculated using (2.12) from Chapter 2. The $Q_{eff}$ values were obtained by converting two-port $S$-parameters data into one-port $S$-parameters by placing a perfect short at the output port. In this case, the following relationships are used to calculate the quality factor and $f_{res}$:

$$\Gamma_{in} = S_{11} - \frac{S_{12}S_{21}}{1 + S_{22}}$$

$$Z_{in} = 50 \frac{1 - \Gamma_{in}}{1 + \Gamma_{in}} = R + jX (\Omega)$$

The self-resonant frequency ($f_{res}$) of an inductor is calculated by setting $\text{Im}[Z_{in}] = 0$; that is, the inductive reactance and the parasitic capacitive reactance become equal. At this point, $\text{Re}[Z_{in}]$ is maximum and the angle of $Z_{in}$ changes sign. The inductor’s first resonance frequency is of the parallel resonance type. Beyond the resonant frequency, the inductor becomes capacitive.

### 3.2.2 Figure of Merit

For a given inductance value, one would like to have the highest possible $Q_{eff}$ and $f_{res}$ in the smallest possible area. In an inductor, changing $W$, $S$, and the inner diameter affects its area and so it is difficult to make a good comparison. Here we define a unique figure of merit of an inductor (FMI) as follows [81]:

$$\text{FMI} = \frac{Q_{res} \cdot f_{res}}{\text{inductor area}}$$

Thus, the highest FMI value is desirable.

### 3.2.3 Comprehensive Inductor Data

Several types of circular spiral inductors having different dimensions, such as line width, spacing between the turns, and inner diameter, have been designed,
Printed Inductors

fabricated, and modeled [81]. These inductors as shown in Figure 3.23 were fabricated using both a standard and a multilayer MMIC process, with different conductor thicknesses. A summary of these inductors is given in Table 3.9, including the dimensions [Figure 3.23(a) and Figure 3.24] and current handling capability of several inductors. In the inductor column, the first three characters show the number of turns (e.g., 2.5), the fourth character (I) designates that the coil inductor has circular geometry, the fifth character is a numeric designator that represents the inductor’s dimensions (W, S, W’, D_i) and the last character signifies its fabrication scheme using polyimide layers and multilevel conductors: standard S, inductor conductor on 3-μm polyimide—A and B; conductors on 10-μm polyimide and multilevel plating—M; and conductors on 10-μm

Figure 3.23 Circular spiral inductors: (a) multilayer and (b) standard.
Table 3.9
Summary of Various Inductors with Dimensions and Current-Handling Capacity*

<table>
<thead>
<tr>
<th>Inductor Number</th>
<th>Number of Turns $n$</th>
<th>$W$</th>
<th>$S$</th>
<th>$D_i$</th>
<th>$W'$</th>
<th>$t_1$</th>
<th>$t_2$</th>
<th>$d_1$</th>
<th>$d_2$</th>
<th>Current Handling** (mA)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.5I1S</td>
<td>1.5</td>
<td>20</td>
<td>8</td>
<td>108</td>
<td>20</td>
<td>0.6</td>
<td>4.5</td>
<td>0</td>
<td>3</td>
<td>40</td>
</tr>
<tr>
<td>1.5I1A</td>
<td>1.5</td>
<td>20</td>
<td>8</td>
<td>108</td>
<td>20</td>
<td>1.5</td>
<td>4.5</td>
<td>0</td>
<td>3</td>
<td>100</td>
</tr>
<tr>
<td>1.5I1B</td>
<td>1.5</td>
<td>20</td>
<td>8</td>
<td>108</td>
<td>40</td>
<td>1.5</td>
<td>4.5</td>
<td>0</td>
<td>3</td>
<td>200</td>
</tr>
<tr>
<td>1.5I1M</td>
<td>1.5</td>
<td>20</td>
<td>8</td>
<td>108</td>
<td>20</td>
<td>4.5</td>
<td>4.5</td>
<td>3</td>
<td>7</td>
<td>300</td>
</tr>
<tr>
<td>1.5I1T</td>
<td>1.5</td>
<td>20</td>
<td>8</td>
<td>108</td>
<td>40</td>
<td>4.5</td>
<td>9.0</td>
<td>3</td>
<td>7</td>
<td>600</td>
</tr>
<tr>
<td>2.5I1S</td>
<td>2.5</td>
<td>16</td>
<td>10</td>
<td>108</td>
<td>16</td>
<td>0.6</td>
<td>4.5</td>
<td>0</td>
<td>3</td>
<td>32</td>
</tr>
<tr>
<td>2.5I1A</td>
<td>2.5</td>
<td>16</td>
<td>10</td>
<td>108</td>
<td>16</td>
<td>1.5</td>
<td>4.5</td>
<td>0</td>
<td>3</td>
<td>80</td>
</tr>
<tr>
<td>2.5I1B</td>
<td>2.5</td>
<td>16</td>
<td>10</td>
<td>108</td>
<td>32</td>
<td>1.5</td>
<td>4.5</td>
<td>0</td>
<td>3</td>
<td>160</td>
</tr>
<tr>
<td>2.5I1M</td>
<td>2.5</td>
<td>16</td>
<td>10</td>
<td>108</td>
<td>16</td>
<td>4.5</td>
<td>4.5</td>
<td>3</td>
<td>7</td>
<td>240</td>
</tr>
<tr>
<td>2.5I1T</td>
<td>2.5</td>
<td>16</td>
<td>10</td>
<td>108</td>
<td>32</td>
<td>4.5</td>
<td>9.0</td>
<td>3</td>
<td>7</td>
<td>480</td>
</tr>
<tr>
<td>3.5I1S</td>
<td>3.5</td>
<td>12</td>
<td>14</td>
<td>108</td>
<td>12</td>
<td>0.6</td>
<td>4.5</td>
<td>0</td>
<td>3</td>
<td>24</td>
</tr>
<tr>
<td>3.5I1A</td>
<td>3.5</td>
<td>12</td>
<td>14</td>
<td>108</td>
<td>12</td>
<td>1.5</td>
<td>4.5</td>
<td>0</td>
<td>3</td>
<td>60</td>
</tr>
<tr>
<td>3.5I1B</td>
<td>3.5</td>
<td>12</td>
<td>14</td>
<td>108</td>
<td>24</td>
<td>1.5</td>
<td>4.5</td>
<td>0</td>
<td>3</td>
<td>120</td>
</tr>
<tr>
<td>3.5I1M</td>
<td>3.5</td>
<td>12</td>
<td>14</td>
<td>108</td>
<td>12</td>
<td>4.5</td>
<td>4.5</td>
<td>3</td>
<td>7</td>
<td>180</td>
</tr>
<tr>
<td>3.5I1T</td>
<td>3.5</td>
<td>12</td>
<td>14</td>
<td>108</td>
<td>24</td>
<td>4.5</td>
<td>9.0</td>
<td>3</td>
<td>7</td>
<td>360</td>
</tr>
<tr>
<td>3.5I5S</td>
<td>3.5</td>
<td>8</td>
<td>8</td>
<td>50</td>
<td>8</td>
<td>0.6</td>
<td>4.5</td>
<td>0</td>
<td>3</td>
<td>16</td>
</tr>
<tr>
<td>3.5I5A</td>
<td>3.5</td>
<td>8</td>
<td>8</td>
<td>50</td>
<td>8</td>
<td>1.5</td>
<td>4.5</td>
<td>0</td>
<td>3</td>
<td>40</td>
</tr>
<tr>
<td>3.5I5B</td>
<td>3.5</td>
<td>8</td>
<td>8</td>
<td>50</td>
<td>16</td>
<td>1.5</td>
<td>4.5</td>
<td>0</td>
<td>3</td>
<td>80</td>
</tr>
<tr>
<td>3.5I5M</td>
<td>3.5</td>
<td>8</td>
<td>8</td>
<td>50</td>
<td>8</td>
<td>4.5</td>
<td>4.5</td>
<td>3</td>
<td>7</td>
<td>120</td>
</tr>
<tr>
<td>3.5I5T</td>
<td>3.5</td>
<td>8</td>
<td>8</td>
<td>50</td>
<td>16</td>
<td>4.5</td>
<td>9.0</td>
<td>3</td>
<td>7</td>
<td>240</td>
</tr>
</tbody>
</table>

*For dimensional labels refer to Figures 3.23 and 3.24.

**Based on $3.3 \times 10^5$ amp/cm² current density.
polyimide and thick multilevel plating—T. In all the inductors, the underpass metal 1 is directly on the GaAs substrate. Using the multilayer process, two types of inductors were studied: high $Q$ and high current. The first type of inductor is designed using a single level of plating. In this case, as shown in Figure 3.23(a), the inductor pattern with thick plated metallization 2 is placed on a 3-$\mu$m-thick polyimide layer (not shown) backed by a 75-$\mu$m-thick GaAs substrate. The innermost turn of the conductor is connected to the output line through a via in the 3-$\mu$m-thick polyimide layer and metal 1. Metal 1 is about 1.5 $\mu$m thick and placed directly on the GaAs substrate. Parameters for these inductors are listed in Table 3.10.

Figure 3.25 shows the layouts of some of the 2.5-turn inductors described here. All inductor patterns are drawn to the same scale. In the second type of inductor, two levels of plating are used. The first conductor layer is placed on top of 3-$\mu$m-thick polyimide and connects the innermost turn of the inductor to the output line through the via. The second conductor layer is placed on an additional 7-$\mu$m-thick polyimide layer and forms the inductor pattern. The total polyimide thickness underneath the inductor pattern is about 10 $\mu$m. Both metallizations are 4.5 $\mu$m thick and are connected by a via through the 7-$\mu$m-thick polyimide. Figure 3.24 shows the multilayer structure used for multilayer inductors.

Several compact inductors having various numbers of turns (1.5, 2.5, 3.5, 4.5, and 5.5) were also studied. All of these inductors have an inner mean radius of 50 $\mu$m, an 8-$\mu$m line width, and 8-$\mu$m spacing between the turns. Metal 1, which is placed directly on the GaAs substrate, has a thickness of 1.5 $\mu$m, whereas metal 2 has a thickness of 4.5 $\mu$m and is placed on top of

---

**Figure 3.24** Cross-sectional view of the multilayer inductor. For multilayer process, $t_1 = t_2 = 4.5 \ \mu m$ and $d_1 = 3 \ \mu m$, and $d_2 = d_3 = 7 \ \mu m$. 

---

*Printed Inductors*
| Inductor Number | Inductor Type | Number of Turns | Dimensions (μm) | $R_{dc}$ (Ω) | $R_{ac}$ (Ω) | $R_d$ (Ω) | $L_1$ (nH) | $L_2$ (nH) | $L$ (nH) | $C_{ga}$ (pF) | $C_{gb}$ (pF) | $C_1$ (pF) | $C_2$ (pF) | $f_{res}$ (GHz) | Peak $Q_{eff}$ |
|-----------------|--------------|----------------|----------------|--------------|--------------|-----------|------------|------------|-----------|-----------|-------------|-------------|-----------|-------------|----------------|---------------|
| 1.5I0A X0       | 1.5          | 20             | 8              | 50           | 0.1          | 0.167     | 0.001      | 0.0001     | 0.378     | 0.019     | 0.020       | 0.0001      | 0.0001    | >40         | 49            |
| 1.5I1A X1       | 1.5          | 20             | 8              | 108          | 0.18         | 0.15       | 0.009      | 0.0001     | 0.563     | 0.028     | 0.027       | 0.0001      | 0.0001    | 37.6        | 52            |
| 1.5I2A X2       | 1.5          | 20             | 8              | 158          | 0.23         | 0.16       | 0.018      | 0.0001     | 0.760     | 0.038     | 0.036       | 0.0001      | 0.0001    | 27.2        | 48            |
| 1.5I3A X3       | 1.5          | 20             | 8              | 210          | 0.24         | 0.24       | 0.02       | 0.082      | 0.85      | 0.048     | 0.046       | 0.0001      | 0.0001    | 22.3        | 40.5          |
| 1.5I4A X4       | 1.5          | 12             | 8              | 50           | 0.10         | 0.19       | 0.0001     | 0.0001     | 0.342     | 0.014     | 0.011       | 0.0001      | 0.0001    | >40         | 41.5          |
| 1.5I5A X5       | 1.5          | 8              | 8              | 50           | 0.20         | 0.155      | 0.01       | 0.0001     | 0.32      | 0.010     | 0.008       | 0.00002     | 0.0001    | >40         | 35            |
| 2.5I0A X0       | 2.5          | 16             | 10             | 50           | 0.20         | 0.3        | 0.03       | 0.18       | 0.42      | 0.020     | 0.033       | 0.0002      | 0.0096    | 28.7        | 37            |
| 2.5I1A X1       | 2.5          | 16             | 10             | 108          | 0.30         | 0.25       | 0.06       | 0.16       | 1.10      | 0.039     | 0.037       | 0.0016      | 0.0043    | 21.00       | 39            |
| 2.5I2A X2       | 2.5          | 16             | 10             | 158          | 0.35         | 0.27       | 0.1        | 0.21       | 1.45      | 0.048     | 0.054       | 0.0045      | 0.0045    | 16.2        | 38            |
| 2.5I3A X3       | 2.5          | 16             | 10             | 210          | 0.38         | 0.3        | 0.15       | 0.24       | 1.91      | 0.059     | 0.065       | 0.0023      | 0.0052    | 13.15       | 35.5          |
| 2.5I4A X4       | 2.5          | 12             | 8              | 50           | 0.25         | 0.33       | 0.021      | 0.028      | 0.751     | 0.022     | 0.021       | 0.00002     | 0.0001    | 34.2        | 35            |
| 2.5I5A X5       | 2.5          | 8              | 8              | 50           | 0.25         | 0.4        | 0.02       | 0.033      | 0.669     | 0.019     | 0.015       | 0.00003     | 0.00005   | 38.1        | 30.0          |
| 3.5I0A X0       | 3.5          | 12             | 14             | 50           | 0.38         | 0.55       | 0.06       | 0.32       | 1.18      | 0.036     | 0.039       | 0.0048      | 0.0075    | 18.7        | 30.0          |
| 3.5I1A X1       | 3.5          | 12             | 14             | 108          | 0.45         | 0.52       | 0.13       | 0.26       | 2.08      | 0.047     | 0.053       | 0.0001      | 0.006     | 14.0        | 31.5          |
| 3.5I2A X2       | 3.5          | 12             | 14             | 158          | 0.6          | 0.7        | 0.17       | 0.30       | 3.00      | 0.061     | 0.071       | 0.0001      | 0.0025    | 10.6        | 29.5          |
| 3.5I3A X3       | 3.5          | 12             | 14             | 210          | 0.7          | 0.86       | 0.25       | 0.37       | 4.74      | 0.073     | 0.082       | 0.0003      | 0.0032    | 8.75        | 27.5          |
| 3.5I4A X4       | 3.5          | 12             | 8              | 50           | 0.3          | 0.55       | 0.06       | 0.033      | 0.44      | 1.12      | 0.022       | 0.037       | 0.016     | 20.5        | 30.0          |
| 3.5I5A X5       | 3.5          | 8              | 8              | 50           | 0.3          | 0.6       | 0.07       | 0.036      | 1.407     | 0.023     | 0.023       | 0.001       | 0.0018    | 25.0        | 27.5          |
| 4.5I0A X0       | 4.5          | 12             | 14             | 50           | 0.46         | 0.66       | 0.12       | 0.33       | 2.36      | 0.053     | 0.066       | 0.002       | 0.008     | 11.9        | 30.0          |
| 4.5I5A X5       | 4.5          | 8              | 8              | 50           | 0.4          | 0.8        | 0.16       | 0.044      | 2.421     | 0.029     | 0.033       | 0.0023      | 0.002     | 17.5        | 25.5          |
| 5.5I5A X5       | 5.5          | 8              | 8              | 50           | 0.5          | 1.0        | 0.21       | 0.047      | 3.64      | 0.044     | 0.054       | 0.0029      | 0.002     | 11.8        | 25.0          |

Note: The EC model used is shown in Figure 3.22(d), where $R$ is given by (3.14).
Printed Inductors

Figure 3.25 Four different types of 2.5-turn inductors. 2.5I0A: $W = 16, S = 10, D_i = 50$; 2.5I3A: $W = 16, S = 10, D_i = 210$; 2.5I4A: $W = 12, S = 8, D_i = 50$; and 2.5I5A: $W = S = 8, D_i = 50$. All dimensions are in microns.

3-μm-thick polyimide. These inductors are types A and B, with the only difference being that in type A inductors $W’ = W$ [Figure 3.23(a)] and in type B inductors $W’ = 2W$.

Inductors fabricated using two levels of plating can be designed for much higher current capacity than is possible if one wiring layer must be thin, as is the case if only one layer of plating is available. Along with increased current capability, the $Q$-factor is enhanced due to lower resistance. The current-handling capability of a conductor is limited by the onset of electromigration. The conductor thickness and line width determine the current-carrying capacity of the inductor. A safe value of maximum current density of gold conductors on a flat surface is $3.3 \times 10^5$ A/cm$^2$. For example, for 4.5-μm-thick conductors, the calculated maximum current-handling capacity is 15 mA per micron of line width. Table 3.9 provides the calculated value of maximum current for several inductors investigated in this study.

Inductors were tested for two-port $S$-parameters up to 40 GHz using RF probes. Measured data were taken using an on-wafer TRL de-embedding technique. The TRL calibration standards were placed directly on the same GaAs substrate as the inductor structures, so that the same calibration standards can be used for all the multilayer inductors. From the de-embedded $S$-parameter data, the model element values were derived and $Q_{\text{eff}}$ and $f_{\text{res}}$ were obtained as described in Section 3.2.1. The $Q_{\text{eff}}$ values are obtained at the maximum $Q_{\text{eff}}$ frequency, which is experimentally observed at about $0.5f_{\text{res}}$. Table 3.10 summarizes typical model parameter values for various circular spiral inductors tested on a 75-μm-thick GaAs substrate. The inductors are classified into six groups, depending on the $W + S$ dimension and the inner diameter. Figure 3.26 shows total inductance as a function of inductor area for an inductor of type A. Higher inductance and area for a given inductor type means a larger
number of turns. Six groups of inductors are described next, with all dimensions given in microns:

\[
\begin{align*}
\text{X0:} & \quad D_i = 50 \text{ and } n = 1.5, \quad W = 20, S = 8; \quad n = 2.5, \quad W = 16, S = 10; \\
& \quad n = 3.5, \quad W = 12, S = 14; \quad n = 4.5, \quad W = 12, S = 14; \\
\text{X1:} & \quad D_i = 108 \text{ and } n = 1.5, \quad W = 20, S = 8; \quad n = 2.5, \quad W = 16, S = 10; \\
& \quad n = 3.5, \quad W = 12, S = 14; \\
\text{X2:} & \quad D_i = 158 \text{ and } n = 1.5, \quad W = 20, S = 8; \quad n = 2.5, \quad W = 16, S = 10; \\
& \quad n = 3.5, \quad W = 12, S = 14; \\
\text{X3:} & \quad D_i = 210 \text{ and } n = 1.5, \quad W = 20, S = 8; \quad n = 2.5, \quad W = 16, S = 10; \\
& \quad n = 3.5, \quad W = 12, S = 14; \\
\text{X4:} & \quad D_i = 50, \quad W = 12, \quad S = 8, \text{ and } n = 1.5, 2.5, 3.5; \\
\text{X5:} & \quad D_i = 50, \quad W = 8, \quad S = 8, \text{ and } n = 1.5, 2.5, 3.5, 4.5, 5.5. \\
\end{align*}
\]

For a 1-nH inductance value, the X5-type inductors have about 0.25 of the area of X3-type inductors, whereas for larger inductance values, X5 inductors are about one-third of the area of X3 inductors. Figure 3.27 shows \(Q_{\text{eff}}\) as a function of inductor area. The broken lines indicate \(Q_{\text{eff}}\) values for 1- and 2-nH inductance values. Note that for an inductor having about a 1-nH value,
X2-type inductors provide the maximum $Q_{\text{eff}}$, whereas for a 2-nH value, the X2 and X3 types have similar $Q_{\text{eff}}$ values, while X3-type inductors have about a 25% larger area. Figure 3.28 shows the self-resonant frequency of these inductors as a function of area. The broken lines indicate the resonant frequency values for 1- and 2-nH inductance values. In general, the larger the area, the lower the resonant frequency, and X3-type inductors have the lowest and X5 type the highest resonant frequencies.

### 3.2.3.1 Line Width

The line width is the most critical variable in the design of coils. In general, $Q_{\text{eff}}$ increases due to lower dc resistance and $f_{\text{res}}$ decreases due to higher parasitic capacitance with the increase in the line width. Figures 3.29 and 3.30 show the variations of $Q_{\text{eff}}$, $f_{\text{res}}$, and inductor area for 1- and 2-nH inductance values, respectively, for $W = 8 \ \mu\text{m}$, $S = 8 \ \mu\text{m}$, $D_i = 50 \ \mu\text{m}$, and the number of turns is selected for the desired $L$ value. For $W = 12 \ \mu\text{m}$; $S$, $D_i$, and $n$ are desirable variables for achieving the desired inductance value. For $W = 16 \ \mu\text{m}$, $S = 10 \ \mu\text{m}$ and $D_i$ and are desirable variables, whereas for $W = 20 \ \mu\text{m}$, $S = 8 \ \mu\text{m}$ and $D_i$ and number of turns are desirable variables. For the 1-nH inductor, the increase in $Q_{\text{eff}}$ value is not significant when the line width increases from 16 to 20 $\mu\text{m}$, while the increase in area is about 80%. For higher inductance values, an optimum line width is about 16 $\mu\text{m}$ for maximum $Q_{\text{eff}}$.  

![Figure 3.27 Variations of measured $Q_{\text{eff}}$ versus area for different inductors of type A.](image)
Figure 3.28 Variations of measured self-resonance frequency versus area for different inductors of type A.

Figure 3.29 Inductor's $Q_{\text{eff}}$, $f_{\text{res}}$, and area as a function of line width for a 1-nH inductance value.
3.2.3.2 Spacing Between Turns

In general, $Q_{\text{eff}}$ increases with the area of an inductor. However, small area inductors mandate small separation between the turns. Table 3.11 shows inductor parameters for 8- and 14-$\mu$m spacing. As expected a 3.5I0A inductor has

<table>
<thead>
<tr>
<th>Inductor Number</th>
<th>Width ($\mu$m)</th>
<th>Spacing ($\mu$m)</th>
<th>$L_t$ (nH)</th>
<th>$f_{\text{res}}$ (GHz)</th>
<th>Peak $Q_{\text{eff}}$</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.5I4A</td>
<td>12</td>
<td>8</td>
<td>0.342</td>
<td>&gt;40</td>
<td>41.5</td>
</tr>
<tr>
<td>2.5I4A</td>
<td>12</td>
<td>8</td>
<td>0.808</td>
<td>34.2</td>
<td>35</td>
</tr>
<tr>
<td>3.5I4A</td>
<td>12</td>
<td>8</td>
<td>1.593</td>
<td>20.5</td>
<td>30</td>
</tr>
<tr>
<td>3.7I4A*</td>
<td>12</td>
<td>8</td>
<td>1.82</td>
<td>18.0</td>
<td>29</td>
</tr>
<tr>
<td>3.5I0A</td>
<td>12</td>
<td>14</td>
<td>1.82</td>
<td>18.7</td>
<td>30</td>
</tr>
<tr>
<td>3.5I1A</td>
<td>12</td>
<td>14</td>
<td>2.63</td>
<td>14.0</td>
<td>31.5</td>
</tr>
<tr>
<td>3.5I2A</td>
<td>12</td>
<td>14</td>
<td>3.63</td>
<td>10.6</td>
<td>29.5</td>
</tr>
<tr>
<td>3.5I3A</td>
<td>12</td>
<td>14</td>
<td>4.59</td>
<td>8.75</td>
<td>27.5</td>
</tr>
</tbody>
</table>

*Extrapolated from Figures 3.26, 3.27, and 3.28.
a slightly higher inductance and lower $f_{\text{res}}$ than the 3.5I4A one due to increased area. Because the 3.5I0A inductor has higher inductance and lower $f_{\text{res}}$, its $Q_{\text{eff}}$ is expected to be higher than the 3.5I4A inductor’s $Q_{\text{eff}}$. The data in Figures 3.26, 3.27, and 3.28 have been used to extrapolate $f_{\text{res}}$ and $Q_{\text{eff}}$ values for the inductance value of 1.82 nH. As expected, the 3.7I4A inductor has lower $f_{\text{res}}$ and $Q_{\text{eff}}$ values than the 3.5I0A inductor. For spiral coils, $W/S > 1$ is recommended.

### 3.2.3.3 Inner Diameter

Because the contribution of the innermost turn is small due to its very small inner diameter, enough empty space must be left in the center of a coil to allow the magnetic flux lines to pass through it in order to increase the stored energy per unit length. Inductors with four different inner diameters (50, 108, 158, and 210 μm) were studied. Figures 3.31 and 3.32 show the variations of $L_t$, $Q_{\text{eff}}$, and $f_{\text{res}}$ as a function of inner diameter for $W = 20$ μm, $S = 8$ μm, $n = 1.5$, and $W = 12$ μm, $S = 14$ μm, $n = 3.5$, respectively. As expected, the inductance increases and $f_{\text{res}}$ decreases with increasing inner diameter ($D_i$) due to increased inductor area. As can be seen, the maximum $Q_{\text{eff}}$ occurs around $D_i = 100$ μm. Similar optimum $D_i$ is obtained for other line widths and multilayer inductors.

![Figure 3.31](image)

*Figure 3.31* Inductor’s $L_t$, $Q_{\text{eff}}$, and $f_{\text{res}}$ versus inner mean diameter for 1.5-turn inductors.
3.2.3.4 Number of Turns

Multiturn inductors have higher inductance per unit area, but due to higher parasitic capacitances, have lower-self-resonance frequencies. Figure 3.33 shows the plots of $L_t$, $Q_{\text{eff}}$, and $f_{\text{res}}$ versus number of turns for X5 inductors.

The decrease of $Q_{\text{eff}}$ with an increasing number of turns is because of increased parasitic capacitance and increased RF resistance due to eddy currents. Figures 3.34 and 3.35 show typical variations of inductance and $Q_{\text{eff}}$ as a function of frequency for 1.5-, 2.5-, 3.5-, 4.5-, and 5.5-turn inductors. Data are shown up to the first resonance. The maximum $Q_{\text{eff}}$ point decreases with the increase in number of turns because of increased RF resistance due to eddy currents and the increase of parasitic capacitance. Below the maximum $Q_{\text{eff}}$ point, the inductive reactance and $Q_{\text{eff}}$ increase with frequency, while at frequencies above the maximum $Q_{\text{eff}}$ point, the RF resistance increases faster than the inductive component. This results in a decrease in the $Q_{\text{eff}}$ value with frequency, and $Q_{\text{eff}}$ becomes zero at resonance of the inductor. As expected, the inductance increases approximately as $n^2$, where $n$ is the number of turns. For X5-type inductors the value of total inductance (nH), $Q_{\text{eff}}$ factor, and resonance frequency (GHz) can be calculated approximately using the following empirical equations:

$$L_t = 0.04 + 0.12n^2 \text{ (nH)}$$ (3.18)
Figure 3.33 Variations of $L_t$, $Q_{eff}$, and $f_{res}$ area as a function of number of turns for X5 inductors.

Figure 3.34 Typical variations of $L_t$ versus frequency for different inductor turns.
Printed Inductors

3.2.3.5 Multilayer Dielectric Inductors

Typical inductance values for MMIC applications on a GaAs substrate in the microwave frequency band fall in the range from 0.2 to 10 nH. On a thin GaAs substrate (3 mil or smaller), the use of high value inductors in the matching networks becomes difficult because of lower resonant frequencies due to larger interturn fringing capacitance and larger shunt capacitance to ground. These parasitic capacitances can be reduced significantly by using a multilayer configuration [83].

Several types of multilayer dielectric inductors have been tested and compared with standard inductors. Variations of \( L_t \) (\( L + L_1 + L_2 \)), the quality factor \( Q_{\text{eff}} \), and resonant frequency \( f_{\text{res}} \) for four inductor types (see Table 3.9 for designation) are shown in Figures 3.36, 3.37, and 3.38, respectively. Compared to standard inductors, inductors using the multilayer process have about 17% to 21% higher resonance frequencies and 65% to 73% higher \( Q_{\text{eff}} \) values. The thicker polyimide layer increases the values of \( Q_{\text{eff}} \) and the resonance frequency of the inductors due to reduced dissipative loss and lower parasitic capacitance, similar to the characteristics of multilayer microstrip lines [83].

\[
Q_{\text{eff}} = \frac{38}{n^{0.25}} \quad (3.19)
\]

\[
f_{\text{res}} = \frac{36.52}{0.9432 + 0.01n^{3.15}} \text{(GHz)} \quad \text{for } f_{\text{res}} < 30 \text{ GHz} \quad (3.20)
\]

**Figure 3.35** Typical variations of \( Q_{\text{eff}} \) factor versus frequency for different inductor turns.
Figure 3.36 Comparison of $L_t$ for various inductors types fabricated using standard (S), multilayer (A), multilayer and multilevel metallization (M), and multilayer and multilevel thick metallization (T) processes. For inductor parameters refer to Tables 3.9 and 3.10.

Figure 3.37 Comparison of $Q_{eff}$ for various inductors types fabricated using standard (S), multilayer (A), multilayer and multilevel metallization (M), and multilayer and multilevel thick metallization (T) processes. For inductor parameters refer to Tables 3.9 and 3.10.
Similar improvements in the inductor’s performance have also been observed by placing the inductor’s conductor on thick oxidized porous silicon [15]. The total inductance value is more or less invariant.

The performance of these inductors can be improved further by using low dielectric constant ($\varepsilon_{rd} = 2.7$) low-loss (tan $\delta = 0.0006$) benzocyclo-butene (BCB) as a multilayer dielectric. The thermal resistance of polyimide or BCB is about 200 times the thermal resistance of GaAs. To ensure reliable operation of these components for high-power applications, these components must be modeled thermally.

3.2.3.6 Thickness Effect

The effect of metal 2 (Figure 3.24) thickness on the inductors’ characteristics was also investigated. The $Q$-factor of an inductor is increased by increasing the conductor thickness because this reduces the series resistance. For this study, the metal 2 thickness was increased from 4.5 to 9.0 $\mu$m. This increases the current handling by a factor of 2 when the width of metal 1 is twice the inductor’s line width (Table 3.9). In the thick metallization case, the $Q_{\text{eff}}$ value is further enhanced by about 3% to 17%, the inductance value is reduced by about 4% to 6%, and the resonant frequency does not change due to increased parasitic capacitance as shown in Figures 3.36, 3.37, and 3.38. Table 3.12
### Table 3.12
Inductor Parameters for Several Values of Polyimide Thicknesses and Metallization Thicknesses

<table>
<thead>
<tr>
<th>Polyimide Thickness (µm)</th>
<th>Inductor Number</th>
<th>$L_t$ (nH)</th>
<th>Peak $Q_{eff}$</th>
<th>$f_{res}$ (GHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>2.513S</td>
<td>2.35</td>
<td>31.1</td>
<td>11.8</td>
</tr>
<tr>
<td>3</td>
<td>2.513A</td>
<td>2.41</td>
<td>35.5</td>
<td>13.15</td>
</tr>
<tr>
<td>10</td>
<td>2.513M</td>
<td>2.26</td>
<td>53.7</td>
<td>14.3</td>
</tr>
<tr>
<td>10</td>
<td>2.513T</td>
<td>2.15</td>
<td>55.2</td>
<td>14.35</td>
</tr>
</tbody>
</table>

summarizes the inductor model parameters for several 2.5-turn inductors. These inductors have up to 93% higher $Q_{eff}$ factor values than the standard inductors.

#### 3.2.3.7 Inductor Area

The $Q$-factor of a coil can be enhanced by increasing its area using either a larger inside diameter or wider line dimensions or by increasing the separation between the turns. In general, using a wider line dimension reduces the dc resistance of the coil. However, the parasitic capacitance of the inductor trace and the RF resistance due to eddy currents increase with the line width. This sets a maximum limit for the line width. For a micromachined inductor, this limit is about 20 µm [21], whereas for planar inductors on a 3-mil-thick GaAs substrate this limit is about 16 µm for larger inductance values.

However, for low-cost considerations one needs compact inductors. Figure 3.39 shows the figure of merit for several inductors of type A. The value of inductance selected is 1 nH, and the X5 structure has the best FMI because it has the smallest area and highest resonance frequency due to lower parasitic capacitances.

The data discussed earlier for circular spiral inductors are also compared with standard [81] and variable line width [80] square inductors in Figure 3.40. As expected, the square inductors have lower $Q_{eff}$ than the circular inductors; however, for higher values of inductance, the $Q_{eff}$ values for the circular inductor on a 3-µm-thick polyimide dielectric layer and the variable line width square inductors are comparable. The resonant frequencies for small inductance values are comparable; however, for high values of inductance the circular inductors have higher resonant frequencies primarily due to their small line widths.

#### 3.2.4 $Q$-Enhancement Techniques

One of the most important FMIs is the quality factor ($Q$). Higher values of $Q$ are needed to improve the microwave circuit’s performance. Because an
Printed Inductors

Figure 3.39 Comparison of FMI for various inductors.

The inductor’s $Q$ is inversely proportional to the series resistance of its metal conductor trace, high conductivity and thick conductors are desirable. Other $Q$-enhancement techniques include using variable line width [21, 79], the differential excitation technique [22], and multilayer dielectric and metallization [80–82]. In the latter case, as discussed in the previous section, the improvement in $Q$ is achieved by reducing both the dc resistance using thicker conductors and parasitic capacitance using a multilayer dielectric medium. More discussion on this subject for rectangular inductors is included in the next section. The $Q$-factor of a coil can be enhanced by increasing its area and reducing the dc resistance by using a wider line width. However, the parasitic capacitance of the inductor trace and the RF resistance due to eddy currents increase with line width; this sets a maximum limit for the line width.

It has been shown experimentally that the quality factor of spiral inductors can be increased by reducing magnetically induced currents in the trace width by narrowing the line width of the inner turns similar to a silicon micromachined inductor [21]. Several square spiral inductors using different trace line widths and number of segments were designed. A summary of these inductors is given in Table 3.13. Standard inductors 11S, 15S, 19S, and 23S, also tested for comparison, have a constant line width of 20 $\mu$m, whereas modified inductors 11SM, 15SM, 19SM, and 23SM have different line widths for each turn as given in Table 3.13. The first two numbers designate the number of segments.
All inductors have 12-μm spacing between the turns. Figure 3.41 shows typical physical layouts for standard and modified inductors using 23 segments. The area of the modified inductors is about 20% to 30% larger than for standard inductors.

The inductors were fabricated on a 75-μm-thick GaAs substrate using a MMIC process. The thicknesses of the interconnect (metal 1) and plated gold (metal 2) metallizations are about 1.5 and 4.5 μm, respectively. The inductors were tested for two-port S-parameters up to 40 GHz using RF probes. The measured data were taken by using an on-wafer TRL de-embedding technique. The two-port EC model used is shown in Figure 3.22(d).

Table 3.13 summarizes typical model values for various standard and variable width inductors. Figure 3.42 shows the variation of measured $Q$ as a function of number of segments for standard and modified (to minimize eddy current) spiral inductors. The $Q$-values are obtained at about $0.5f_{res}$, which is also a maximum $Q$-point frequency. An increase of about 22% in the quality factor of modified inductors in comparison to standard inductors was observed. For a given number of segments, the number of squares of conductor is approxi-
Table 3.13
Square Inductor Model Parameters

| Structure Number | Dimensions (\(\mu\)m) | \(W\) | \(S\) | \(R_{dc}\) (\(\Omega\)) | \(R_{ac}\) (\(\Omega\)) | \(R_d\) (\(\Omega\)) | \(L_1\) (nH) | \(L_2\) (nH) | \(L\) (nH) | \(C_{pa}\) (pF) | \(C_{gb}\) (pF) | \(C_1\) (pF) | \(C_2\) (pF) | \(f_{res}\) (GHz) | \(Q\) at 0.5\(f_{res}\) |
|------------------|-----------------------|-------|-------|--------------------------|--------------------------|--------------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| 7S               | 20                    | 12    |       | 0.30                     | 0.04                     | 0.032                     | 0.009          | 0.009          | 0.384          | 0.03           | 0.022          | 0.0001         | 0.0001         | 0.0001         | >40            |
| 11S              | 20                    | 12    |       | 0.5                      | 0.2                      | 0.07                      | 0.011          | 0.011          | 1.053          | 0.048          | 0.048          | 0.0001         | 0.0001         | 0.0001         | 20.85          |
| 15S              | 20                    | 12    |       | 0.6                      | 0.42                     | 0.14                      | 0.025          | 0.020          | 1.95           | 0.069          | 0.083          | 0.0075         | 0.001          | 0.001          | 12.5           |
| 19S              | 20                    | 12    |       | 0.7                      | 0.7                      | 0.25                      | 0.31           | 0.56           | 2.98           | 0.083          | 0.108          | 0.0007         | 0.019          | 8.1            |
| 23S              | 20                    | 12    |       | 0.8                      | 0.9                      | 0.5                       | 0.32           | 0.64           | 5.11           | 0.126          | 0.157          | 0.0011         | 0.0096         | 5.65           |
| 11SM             | 10, 20, 30            | 12    |       | 0.4                      | 0.085                    | 0.09                      | 0.01           | 0.01           | 1.014          | 0.044          | 0.055          | 0.0048         | 0.0048         | 20.8           |
| 15SM             | 10, 20, 30, 40        | 12    |       | 0.5                      | 0.2                      | 0.14                      | 0.025          | 0.021          | 1.75           | 0.067          | 0.117          | 0.021          | 0.003          | 12.55          |
| 19SM             | 10, 20, 30, 35, 40    | 12    |       | 0.6                      | 0.12                     | 0.35                      | 0.21           | 0.50           | 2.63           | 0.099          | 0.18           | 0.0007         | 0.0033         | 7.55           |
| 23SM             | 10, 20, 25, 30, 35, 40| 12    |       | 0.7                      | 0.24                     | 0.54                      | 0.3            | 0.60           | 4.44           | 0.15           | 0.24           | 0.0011         | 0.024          | 5.35           |

*Note:* The EC model used is shown in Figure 3.22(d), where \(R\) is given by (3.14).
Figure 3.41 Physical layouts of constant line width and variable line width 23-segment inductors.

Figure 3.42 Variations of measured $Q$ versus number of segments for constant and variable line width inductors.
Printed Inductors

mately the same. The extracted model parameters also suggest that the modified inductors have reduced $R_s$. Figure 3.43 shows the ratio of $R_t/R_{dc}$ as a function of frequency for 15S, 15SM, 23S, and 23SM inductors.

The $Q$-factor of spiral inductors can be enhanced by using thicker metallization and placing inductors on a thick polyimide layer that is placed on top of the GaAs substrate. Using this technique, an improvement of 68% in the quality factor of spiral inductors as compared to standard spiral inductors, has been demonstrated [80]. Tables 3.14 and 3.15 summarize typical model parameter values for multilayer dielectric inductors. The inductors are rectangular spirals and their dimensions are the same as those given in Table 3.13 for standard inductors. The polyimide thickness was 10 $\mu$m and the substrate thickness was 75 $\mu$m. For Table 3.14, the inductor’s metal 2 thickness was 4.5 $\mu$m, whereas for Table 3.15 it was 9 $\mu$m. In comparison to standard inductors the inductors using a multilayer dielectric process with 4.5-$\mu$m-thick metal 2 have about an 18% to 20% higher resonance frequency and 41% to 56% higher $Q$-values. The polyimide layer increased the values of $Q$ and the resonant frequency.

The total inductance value (in nanohenries) of a multilayer dielectric inductor can be calculated using the following empirical equation:

$$L_t = 0.8\sqrt{A(p/4)^{1.667}}$$

(3.21)

Figure 3.43  Normalized total resistance versus frequency for several inductors.
Table 3.14
Inductor Model Parameters for Multilayer Square Spiral Inductors, Metal 2 = 4.5 μm

<table>
<thead>
<tr>
<th>Structure Number</th>
<th>$R_{dc}$ (Ω)</th>
<th>$R_{ac}$ (Ω)</th>
<th>$R_d$ (Ω)</th>
<th>$L_1$ (nH)</th>
<th>$L_2$ (nH)</th>
<th>$L$ (nH)</th>
<th>$C_{ga}$ (pF)</th>
<th>$C_{gb}$ (pF)</th>
<th>$C_1$ (pF)</th>
<th>$C_2$ (pF)</th>
<th>$f_{res}$ (GHz)</th>
<th>$Q$ at 0.5$f_{res}$</th>
</tr>
</thead>
<tbody>
<tr>
<td>11SIML2</td>
<td>0.4</td>
<td>0.12</td>
<td>0.05</td>
<td>0.06</td>
<td>0.106</td>
<td>0.900</td>
<td>0.036</td>
<td>0.047</td>
<td>0.0002</td>
<td>0.004</td>
<td>24.6</td>
<td>43.8</td>
</tr>
<tr>
<td>15SIML2</td>
<td>0.47</td>
<td>0.28</td>
<td>0.09</td>
<td>0.064</td>
<td>0.13</td>
<td>1.946</td>
<td>0.055</td>
<td>0.071</td>
<td>0.00001</td>
<td>0.0005</td>
<td>14.75</td>
<td>39.7</td>
</tr>
<tr>
<td>19SIML2</td>
<td>0.55</td>
<td>0.40</td>
<td>0.20</td>
<td>0.168</td>
<td>0.321</td>
<td>3.288</td>
<td>0.076</td>
<td>0.097</td>
<td>0.00001</td>
<td>0.00001</td>
<td>9.55</td>
<td>36.2</td>
</tr>
<tr>
<td>23SIML2</td>
<td>0.70</td>
<td>0.62</td>
<td>0.40</td>
<td>0.592</td>
<td>0.717</td>
<td>4.832</td>
<td>0.094</td>
<td>0.116</td>
<td>0.00001</td>
<td>0.0041</td>
<td>6.7</td>
<td>30.9</td>
</tr>
</tbody>
</table>

*Note:* The EC model used is shown in Figure 3.22(d), where $R$ is given by (3.14).
Table 3.15
Inductor Model Parameters for Multilayer Square Spiral Inductors, Metal 2 = 9.0 μm

<table>
<thead>
<tr>
<th>Structure Number</th>
<th>$R_{dc}$ (Ω)</th>
<th>$R_{ac}$ (Ω)</th>
<th>$R_d$ (Ω)</th>
<th>$L_1$ (nH)</th>
<th>$L_2$ (nH)</th>
<th>$L$ (nH)</th>
<th>$C_{ga}$ (pF)</th>
<th>$C_{gb}$ (pF)</th>
<th>$C_1$ (pF)</th>
<th>$C_2$ (pF)</th>
<th>$f_{res}$ (GHz)</th>
<th>$Q$ at $0.5f_{res}$</th>
</tr>
</thead>
<tbody>
<tr>
<td>11SIML1</td>
<td>0.20</td>
<td>0.12</td>
<td>0.05</td>
<td>0.06</td>
<td>0.106</td>
<td>0.832</td>
<td>0.038</td>
<td>0.05</td>
<td>0.0003</td>
<td>0.0045</td>
<td>24.6</td>
<td>48.6</td>
</tr>
<tr>
<td>15SIML1</td>
<td>0.25</td>
<td>0.28</td>
<td>0.09</td>
<td>0.064</td>
<td>0.13</td>
<td>1.848</td>
<td>0.058</td>
<td>0.075</td>
<td>0.00001</td>
<td>0.0003</td>
<td>14.75</td>
<td>43.5</td>
</tr>
<tr>
<td>19SIML1</td>
<td>0.30</td>
<td>0.40</td>
<td>0.20</td>
<td>0.168</td>
<td>0.321</td>
<td>3.138</td>
<td>0.079</td>
<td>0.099</td>
<td>0.00008</td>
<td>0.00001</td>
<td>9.6</td>
<td>39.5</td>
</tr>
<tr>
<td>23SIML1</td>
<td>0.35</td>
<td>0.62</td>
<td>0.40</td>
<td>0.592</td>
<td>0.717</td>
<td>4.57</td>
<td>0.096</td>
<td>0.118</td>
<td>0.00029</td>
<td>0.0056</td>
<td>6.75</td>
<td>34.0</td>
</tr>
</tbody>
</table>

Note: The EC model used is shown in Figure 3.22(d), where $R$ is given by (3.14).
where \( A \) is the area in square millimeters and \( p \) is the number of segments. When the metal 2 thickness was increased from 4.5 to 9.0 \( \mu \)m, the \( Q \)-value was enhanced by about 9% to 12%, the inductance value decreased by about 4% to 6.6%, and the resonant frequency did not change due to increased parasitic capacitance, respectively. These inductors have about 50% to 68% higher \( Q \)-factor values compared to standard inductors. The 10-\( \mu \)m-thick polyimide layer increased the values of the \( Q \)-factor and the resonance frequency of the inductors due to reduced dissipative loss and lower parasitic capacitance, respectively, similar to the characteristics observed in multilayer microstrip lines \[83, 84\]. The total inductance value is more or less invariant.

### 3.2.5 Compact Inductors

Compact inductors can be obtained by stacking several layers of inductor patterns. Such inductors are known as 3-D or stacked inductors. Potential problems in such inductors are lower \( Q \) because of higher series resistance of thin cross-under conductors, and lower self-resonant frequency due to higher interlayer capacitance. Bahl \[80\] reported on high-performance 3-D inductors using a multilayer process employing two levels of thick metallizations. A two-layer inductor with the first layer on 3-\( \mu \)m-thick polyimide and the second layer on 10-\( \mu \)m-thick polyimide was tested. Both inductor layers have 4.5-\( \mu \)m-thick metallizations and are connected by a via in 7-\( \mu \)m-thick polyimide. Because two-level inductor conductors are connected so that the RF current flows in the same direction through both of the inductor traces, the magnetic flux lines add in phase and result in a higher mutual inductance. Figure 3.44 shows two views of 15-segment inductors. The inductor parameters are the same as those given for the 15S inductor in Table 3.13; that is, a 20-\( \mu \)m line width and 12-\( \mu \)m line spacing.

The performance of a 3-D inductor is compared with rectangular spiral standard inductors (Table 3.13) and multilayer dielectric inductors (Table 3.14) in Figures 3.45, 3.46, and 3.47, which show total inductance, \( Q \)-factor, and \( f_{\text{res}} \), respectively. For the 3-D inductor the inductance value is about 3.35 times higher compared to standard inductors having the same inductor area. The number of segments for each level of the 3-D inductor is 15, similar to 15S.

Table 3.16 summarizes figure of merit as defined in (3.17) for standard inductors, multilayer dielectric inductors using 9-\( \mu \)m-thick metal 2, and 3-D inductors. The value of inductance chosen is 6.7 nH. The 3-D structure has the best FMI because of the smallest area and has the lowest resonant frequency due to higher interlevel capacitances. The \( Q \)-factor for the 3-D inductor is about 23% higher than for the standard inductor, but about 16% lower than for the multilayer inductor using thick metallization.
The 3-D inductors have high current handling capacity, are compact in size, and have the highest figure of merit. The use of such inductors in passive and active MMICs will result in improved RF performance, smaller size, and lower cost. These inductors can also be used as RF chokes for biasing power amplifier circuits. The multilayer inductors also allow the use of thinner
Figure 3.45 Variations of measured total inductance versus number of segments for standard, multilayer, and 3-D inductors.

Figure 3.46 Variations of measured $Q$ versus number of segments for standard, multilayer, and 3-D inductors.
Figure 3.47 Variations of measured self-resonance frequency versus number of segments for standard, multilayer, and 3-D inductors.

Table 3.16
Comparison of Several 6.7-nH Inductors for Best Figure of Merit

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Standard Inductor</th>
<th>Multilayer Inductor</th>
<th>3-D Inductor</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>$f_{\text{res}}$</td>
<td>5.0</td>
<td>6.4</td>
<td>4.43</td>
<td>GHz</td>
</tr>
<tr>
<td>$Q$</td>
<td>22.0</td>
<td>33.0</td>
<td>28.5</td>
<td></td>
</tr>
<tr>
<td>Area</td>
<td>0.193</td>
<td>0.193</td>
<td>0.084</td>
<td>mm$^2$</td>
</tr>
<tr>
<td>FMI</td>
<td>5.7</td>
<td>10.9</td>
<td>15.03</td>
<td>$10^2$ GHz/mm$^2$</td>
</tr>
</tbody>
</table>

(2–3 mil) GaAs substrates, which help in the reliability of GaAs power ICs without increasing attenuation loss in the circuits.

Two- and three-level stacked square spiral inductors on GaAs substrate with different numbers of turns were EM simulated. Figure 3.48 shows the layout of a two-level inductor, and Figure 3.49 compares inductance and SRF versus inductor area for one-level, two-level, and three-level inductors. In all the three types, the inside hollow dimension is 50 μm, and line width and spacing are 8 μm. The GaAs substrate used was 75 μm thick.

For multilayer inductors, the inductance and $f_{\text{res}}$ can be expressed in terms of area and number of turns. For example, for the inductor shown in Figure
3.48, the total inductance for single \((L_1)\), two \((L_2)\), and three layers \((L_3)\) can be approximated as follows:

\[
L_1 = 30An^{0.69} \tag{3.22a}
\]

\[
L_2 = 3.4L_1 \tag{3.22b}
\]

\[
L_3 = \left(2 + \frac{1.35}{n^2}\right)L_2 \tag{3.22c}
\]

where \(A\) is the area of the inductor in square millimeters, and \(n\) is the number of turns. These empirical equations are derived from EM data taken on several sets of inductor structures tested on 75-\(\mu\)m-thick GaAs substrate with dimensions of \(D_i = 50\ \mu\)m, \(W = 8\ \mu\)m, and \(S = 8\ \mu\)m. The thickness of inductors was assumed to be 4.5 \(\mu\)m. The resonance frequency is given by

\[
f_{\text{res}} = \frac{26}{\sqrt{L_i}} \tag{3.23}
\]

where \(i = 1, 2, \text{ and } 3\), and \(f_{\text{res}}\) and \(L_i\) are expressed in gigahertz and nanohenries, respectively.

### 3.2.6 High Current Handling Capability Inductors

Inductors fabricated using two levels of plating can be designed for much higher current capacity than is possible if one wiring layer must be thin, as is the case
when only one layer of plating is available. Along with increased current capability, the $Q$-factor is enhanced due to lower resistance. The current-handling capability of a conductor is limited by the onset of electromigration. The conductor thickness and line width determine the current-carrying capacity of the inductor. A safe value of maximum current density for gold conductors on a flat surface is $3 \times 10^5$ A/cm² [80]. For example, for a 4.5-μm-thick conductor, the calculated maximum current-handling capability per unit width is 13.5 mA per micron so a 20-μm-wide line can handle up to 270 mA of current.
High current handling capability inductors were fabricated by using the multilayer process featuring two levels of global 4.5-\(\mu\)m plated gold metallization. Polyimide is used as an interlevel dielectric for the interconnect metal and a glassivation or buffer layer for mechanical protection of the finished circuitry. The thickness of the interlevel layers 1, 2, and buffer layer polyimide are 3, 7, and 7 \(\mu\)m, respectively. The thickness of the plated gold metallizations 1 and 2 are both about 4.5 \(\mu\)m. Thicker (9-\(\mu\)m) metallization 2 is also available for the MMIC process. The separation between the two plated metallizations is about 7 \(\mu\)m and they are connected by vias through the 7-\(\mu\)m-thick polyimide. Test data reported in Tables 3.14 and 3.15 were for high-current inductors and can handle current values of 0.27 and 0.54A, respectively. For Table 3.15, the metal 2 thickness is 9 \(\mu\)m and the width of metal 1 is twice the inductor’s line width.

### 3.3 Printed Circuit Board Inductors

*Printed circuit board* (PCB) spiral inductors, used for biasing and matching active devices, have been designed and characterized on multilayer PCBs [85–87]. Figure 3.50(a) shows a cross-sectional view of a multiturn inductor embedded in a 1-mm-thick, copper-clad (9-\(\mu\)m) FR-4 substrate. The spacing between the conductors is 2 mil. Input and output connections to the inductor were made using via through holes in 25-\(\mu\)m-thick polyimide. The effects of inductor area and number of turns on its inductance, \(Q\)-factor, and resonant frequency were studied [85]. Figure 3.50(b) shows the variations of inductance, maximum quality factor, and the resonance frequency versus number of turns for various inductor area values. The summary of results is similar to that of monolithic inductors on GaAs. The maximum \(Q\)-factor decreases with increasing number of turns due to increased parasitic capacitance and eddy current resistance. Here also the inductance increases approximately as \(n^2\) and the self-resonance frequency decreases because of increased parasitic capacitance.

As discussed in previous sections, several techniques including variable line width, thick conductors, thicker substrates, and multilayer dielectric configurations can be used to improve the \(Q\)-factor of inductors. The \(Q\)-factor can also be enhanced by replacing the ground plane with a two-dimensional periodic structure as shown in Figure 3.51. In this case, the ground plane consists of a thin, two-sided PCB having identical rectangular rings on both sides, with their centers connected using via through holes. Such a periodic structure lowers the eddy current resistance and reduces the parasitic shunt capacitance value. For a 1.5-turn inductor (1.5 \(\times\) 1.5 mm) on Rogers 4003 (\(\varepsilon_r = 3.8\)), the inductance and \(Q\)-values were improved by more than 30% [86].
Figure 3.50  (a) Cross-sectional view of the PCB inductor; and (b) variations of inductance, self-resonance frequency, and maximum $Q$ as a function of number of turns for various inductor areas. The separation between the turns was 2 mil.  (From: [85]. © 2002 IEEE. Reprinted with permission.)
The design of meander line inductors on PCBs has been described [87]. Meander line inductors have lower inductance per unit area than coil inductors; however, they do not require a multilevel process and thus have lower manufacturing cost. Figure 3.52(a) shows a one-turn meander line inductor, and its simplified lumped-element EC model is shown in Figure 3.52(b), where the $R_c$ term is a result of dielectric loss. Closed-form expressions for EC parameters have been reported [87] and validated using experimental data for several different inductors. Table 3.17 provides dimensions and electrical data for a variety of such inductors. The electrical data are based on measured performance.

The $Q$-factor and $f_{res}$ were calculated using the following relations [87]:

$$Q = \frac{R_c \omega (L - \omega^2 L^2 C - R_i^2 C)}{R_i^2 + R_c R_i + \omega^2 L^2}$$

(3.24)
\[ f_{\text{res}} = \frac{1}{2\pi\sqrt{LC}} \] (3.25)

## 3.4 Hybrid Integrated Circuit Inductors

The evaluation of lumped inductors using MIC technology for microwave applications began in the mid-1960s. The growth of inductors took off after the development of MIC techniques for printing high-resolution patterns on alumina substrates [88, 89]. In this section, inductors fabricated using hybrid integrated circuit technologies such as thin film, thick film, and LTCC are described.

### 3.4.1 Thin-Film Inductors

High-quality inductors developed using multilayer thin-film glass technology have been described [90]. The inductor pattern was made up of 3-\(\mu\)m-thick copper printed on a 5-\(\mu\)m-thick BCB (\(\varepsilon_{\text{rel}} = 2.7\)) layer backed by 700-\(\mu\)m-thick low-loss borosilicate glass substrate (\(\varepsilon_r = 6.2\)). The coils were designed in a coplanar configuration as shown in Figure 3.53 and have an inner diameter of 200 \(\mu\)m. The spacing between the inductor conductor and the coplanar ground plane was 200 \(\mu\)m. The connection between the center of the coil and the output was made using a second layer of copper printed on the second 5-\(\mu\)m-thick BCB layer on top of the inductor pattern.

Several inductors having different line widths and numbers of turns were characterized. Table 3.18 lists physical dimensions for nine inductors. Measured inductance and \(Q\)-factor values versus frequency, for these inductors, are plotted in Figure 3.54. Typical measured \(L\), \(Q_{\text{max}}\), and \(f_{\text{res}}\) values for a 3.5-turn inductor (d in Table 3.18) are about 6.2 nH, 48.5, and 7.9 GHz, respectively.

The \(Q\) of thin-film inductors was enhanced by using suspended inductors with large air core area over the glass substrate. The inductors were fabricated by employing a multilayer thin-film process and surface-micromachining techniques. The rectangular spiral inductor pattern consisting of 9-\(\mu\)m-thick copper was suspended with the help of polyimide posts, and the center of the inductor was connected to the output using TiCu film on the glass substrate through a plated via hole. Figure 3.55 shows the rectangular spiral inductor, and measured electrical data for three different inductors are summarized in Table 3.19. The electrical data in this table represent state-of-the-art performance for printed inductors with reduced substrate loss and parasitic capacitance.
<table>
<thead>
<tr>
<th>Number</th>
<th>Turns</th>
<th>( I ) (mm)</th>
<th>( W ) (mm)</th>
<th>( S ) (mm)</th>
<th>( L ) (nH)</th>
<th>( C ) (pF)</th>
<th>( R_I ) (Ω)</th>
<th>( R_c ) (Ω)</th>
<th>( Q ) (470 MHz)</th>
<th>( f_{\text{res}} ) (GHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>2</td>
<td>10</td>
<td>0.4</td>
<td>0.4</td>
<td>19</td>
<td>0.4</td>
<td>0.3</td>
<td>2,098</td>
<td>29</td>
<td>1.79</td>
</tr>
<tr>
<td>2</td>
<td>4</td>
<td>10</td>
<td>0.4</td>
<td>0.4</td>
<td>34</td>
<td>1.0</td>
<td>0.8</td>
<td>5,312</td>
<td>26</td>
<td>0.87</td>
</tr>
<tr>
<td>3</td>
<td>2</td>
<td>10</td>
<td>0.6</td>
<td>0.4</td>
<td>16</td>
<td>0.6</td>
<td>0.2</td>
<td>1,688</td>
<td>28</td>
<td>1.64</td>
</tr>
<tr>
<td>4</td>
<td>4</td>
<td>10</td>
<td>0.6</td>
<td>0.4</td>
<td>28</td>
<td>1.2</td>
<td>0.5</td>
<td>4,823</td>
<td>31</td>
<td>0.87</td>
</tr>
<tr>
<td>5</td>
<td>2</td>
<td>10</td>
<td>0.8</td>
<td>0.4</td>
<td>14</td>
<td>0.7</td>
<td>0.2</td>
<td>1,653</td>
<td>31</td>
<td>1.62</td>
</tr>
<tr>
<td>6</td>
<td>4</td>
<td>10</td>
<td>0.8</td>
<td>0.4</td>
<td>25</td>
<td>1.4</td>
<td>0.4</td>
<td>4,129</td>
<td>29</td>
<td>0.84</td>
</tr>
<tr>
<td>7</td>
<td>2</td>
<td>10</td>
<td>1.0</td>
<td>0.4</td>
<td>14</td>
<td>0.7</td>
<td>0.1</td>
<td>1,579</td>
<td>31</td>
<td>1.61</td>
</tr>
<tr>
<td>8</td>
<td>4</td>
<td>10</td>
<td>1.0</td>
<td>0.4</td>
<td>23</td>
<td>1.7</td>
<td>0.3</td>
<td>3,181</td>
<td>26</td>
<td>0.81</td>
</tr>
<tr>
<td>9</td>
<td>2</td>
<td>10</td>
<td>2.0</td>
<td>0.4</td>
<td>10</td>
<td>1.2</td>
<td>0.1</td>
<td>1,163</td>
<td>30</td>
<td>1.44</td>
</tr>
<tr>
<td>10</td>
<td>4</td>
<td>10</td>
<td>2.0</td>
<td>0.4</td>
<td>19</td>
<td>2.9</td>
<td>0.3</td>
<td>2,891</td>
<td>21</td>
<td>0.68</td>
</tr>
<tr>
<td>11</td>
<td>2</td>
<td>10</td>
<td>0.4</td>
<td>0.6</td>
<td>17</td>
<td>0.6</td>
<td>0.2</td>
<td>1,142</td>
<td>19</td>
<td>1.57</td>
</tr>
<tr>
<td>12</td>
<td>4</td>
<td>10</td>
<td>0.4</td>
<td>0.6</td>
<td>31</td>
<td>1.2</td>
<td>0.9</td>
<td>6,976</td>
<td>29</td>
<td>0.81</td>
</tr>
<tr>
<td>13</td>
<td>1</td>
<td>8</td>
<td>0.7</td>
<td>0.8</td>
<td>10</td>
<td>0.9</td>
<td>0.1</td>
<td>3,252</td>
<td>70</td>
<td>1.72</td>
</tr>
<tr>
<td>14</td>
<td>2</td>
<td>8</td>
<td>0.7</td>
<td>0.8</td>
<td>17</td>
<td>1.2</td>
<td>0.2</td>
<td>4,106</td>
<td>50</td>
<td>1.11</td>
</tr>
<tr>
<td>15</td>
<td>4</td>
<td>8</td>
<td>0.7</td>
<td>0.8</td>
<td>27</td>
<td>2.0</td>
<td>0.2</td>
<td>3,886</td>
<td>22</td>
<td>0.68</td>
</tr>
<tr>
<td>16</td>
<td>5</td>
<td>8</td>
<td>0.7</td>
<td>0.8</td>
<td>33</td>
<td>2.6</td>
<td>0.2</td>
<td>4,005</td>
<td>10</td>
<td>0.54</td>
</tr>
<tr>
<td>Number</td>
<td>Turns</td>
<td>$l$ (mm)</td>
<td>$W$ (mm)</td>
<td>$S$ (mm)</td>
<td>$L$ (nH)</td>
<td>$C$ (pF)</td>
<td>$R_I$ (Ω)</td>
<td>$R_C$ (Ω)</td>
<td>$Q$ (470 MHz)</td>
<td>$f_{res}$ (GHz)</td>
</tr>
<tr>
<td>------</td>
<td>------</td>
<td>--------</td>
<td>--------</td>
<td>--------</td>
<td>--------</td>
<td>--------</td>
<td>--------</td>
<td>--------</td>
<td>-------------</td>
<td>-------------</td>
</tr>
<tr>
<td>17</td>
<td>6</td>
<td>8</td>
<td>0.7</td>
<td>0.8</td>
<td>36</td>
<td>3.2</td>
<td>0.3</td>
<td>3,576</td>
<td>0</td>
<td>0.47</td>
</tr>
<tr>
<td>18</td>
<td>1</td>
<td>8</td>
<td>0.9</td>
<td>0.8</td>
<td>9</td>
<td>1.0</td>
<td>0.1</td>
<td>2,917</td>
<td>78</td>
<td>1.65</td>
</tr>
<tr>
<td>19</td>
<td>2</td>
<td>8</td>
<td>0.9</td>
<td>0.8</td>
<td>15</td>
<td>1.4</td>
<td>0.1</td>
<td>3,374</td>
<td>52</td>
<td>1.08</td>
</tr>
<tr>
<td>20</td>
<td>4</td>
<td>8</td>
<td>0.9</td>
<td>0.8</td>
<td>25</td>
<td>2.2</td>
<td>0.2</td>
<td>4,146</td>
<td>25</td>
<td>0.67</td>
</tr>
<tr>
<td>21</td>
<td>5</td>
<td>8</td>
<td>0.9</td>
<td>0.8</td>
<td>28</td>
<td>2.7</td>
<td>0.2</td>
<td>4,016</td>
<td>14</td>
<td>0.57</td>
</tr>
<tr>
<td>22</td>
<td>6</td>
<td>8</td>
<td>0.9</td>
<td>0.8</td>
<td>32</td>
<td>3.4</td>
<td>0.2</td>
<td>3,955</td>
<td>2</td>
<td>0.48</td>
</tr>
<tr>
<td>23</td>
<td>2</td>
<td>10</td>
<td>0.4</td>
<td>0.8</td>
<td>20</td>
<td>0.7</td>
<td>0.2</td>
<td>1,537</td>
<td>21</td>
<td>1.34</td>
</tr>
<tr>
<td>24</td>
<td>4</td>
<td>10</td>
<td>0.4</td>
<td>0.8</td>
<td>34</td>
<td>1.4</td>
<td>0.8</td>
<td>5,455</td>
<td>23</td>
<td>0.74</td>
</tr>
<tr>
<td>25</td>
<td>2</td>
<td>4</td>
<td>1.0</td>
<td>1.0</td>
<td>8</td>
<td>0.9</td>
<td>0.1</td>
<td>951</td>
<td>33</td>
<td>1.84</td>
</tr>
<tr>
<td>26</td>
<td>2</td>
<td>6</td>
<td>1.0</td>
<td>1.0</td>
<td>12</td>
<td>1.1</td>
<td>0.1</td>
<td>1,479</td>
<td>32</td>
<td>1.37</td>
</tr>
<tr>
<td>27</td>
<td>2</td>
<td>8</td>
<td>1.0</td>
<td>1.0</td>
<td>13</td>
<td>1.3</td>
<td>0.1</td>
<td>1,840</td>
<td>34</td>
<td>1.20</td>
</tr>
<tr>
<td>28</td>
<td>4</td>
<td>10</td>
<td>0.4</td>
<td>1.0</td>
<td>39</td>
<td>1.4</td>
<td>1.0</td>
<td>7,254</td>
<td>21</td>
<td>0.68</td>
</tr>
<tr>
<td>29</td>
<td>2</td>
<td>10</td>
<td>1.0</td>
<td>1.0</td>
<td>17</td>
<td>1.5</td>
<td>0.2</td>
<td>4,004</td>
<td>45</td>
<td>0.99</td>
</tr>
<tr>
<td>30</td>
<td>2</td>
<td>15</td>
<td>1.0</td>
<td>1.0</td>
<td>24</td>
<td>2.1</td>
<td>0.3</td>
<td>4,446</td>
<td>29</td>
<td>0.72</td>
</tr>
<tr>
<td>31</td>
<td>2</td>
<td>20</td>
<td>1.0</td>
<td>1.0</td>
<td>27</td>
<td>2.7</td>
<td>0.3</td>
<td>4,427</td>
<td>16</td>
<td>0.58</td>
</tr>
<tr>
<td>32</td>
<td>4</td>
<td>10</td>
<td>0.4</td>
<td>2.0</td>
<td>46</td>
<td>1.9</td>
<td>1.0</td>
<td>8,280</td>
<td>10</td>
<td>0.53</td>
</tr>
</tbody>
</table>

*For PCBs, $\varepsilon_r = 4.6$, $h = 1.5$ mm, and $t = 0.035$ mm*
Table 3.18

Dimensions for Spiral Inductors with Different Conductor Widths and Number of Turns*

<table>
<thead>
<tr>
<th>Spiral Label</th>
<th>a</th>
<th>b</th>
<th>c</th>
<th>d</th>
<th>e</th>
<th>f</th>
<th>g</th>
<th>h</th>
<th>i</th>
</tr>
</thead>
<tbody>
<tr>
<td>Conductor width (μm)</td>
<td>30</td>
<td>50</td>
<td>100</td>
<td>30</td>
<td>50</td>
<td>100</td>
<td>30</td>
<td>50</td>
<td>100</td>
</tr>
<tr>
<td>Number of turns</td>
<td>1.5</td>
<td>1.5</td>
<td>1.5</td>
<td>3.5</td>
<td>3.5</td>
<td>3.5</td>
<td>5.5</td>
<td>5.5</td>
<td>5.5</td>
</tr>
<tr>
<td>Total outer diameter (μm)</td>
<td>380</td>
<td>460</td>
<td>660</td>
<td>580</td>
<td>740</td>
<td>1,140</td>
<td>780</td>
<td>1,020</td>
<td>1,620</td>
</tr>
</tbody>
</table>

*Conductor spacing is 20 μm, the inner diameter is 100 μm, and spacing to the coplanar ground plane is 200 μm.

3.4.2 Thick-Film Inductors

The design and test data for several rectangular and circular spiral inductors printed using a thick-film process on alumina substrate have been reported [91]. At RF and lower microwave frequencies, the thick-film process is a viable technology to develop low-cost MCMs. The inductors were designed using simple equations [92] on a 25-mil-thick alumina substrate (εr = 9.6). The inductance and Q-values were obtained by connecting a known capacitor across the inductor and measuring the one-port reflection coefficient as described in Section 2.4.5. The inside port of the inductor was grounded through a 12-mil-
diameter via hole and the output port was connected to a 25-mil RF pad. A shunt capacitor mounted on a grounded pad was connected to the RF pad through a 15-mil-long, 1-mil-thick gold wire to resonate out the inductor. One-port S-parameters were measured using RF probes by placing the center conductor of the probe on the inductor’s RF pad and its ground connection on the capacitor ground pad as shown in Figure 3.56. Measuring the first parallel resonant frequency and 3-dB bandwidth, the inductance and $Q$-value were obtained as discussed in Section 2.3.5. Here two different capacitor values were used, 3.6 and 4.7 pF. Table 3.20 summarizes the measured data for three inductors having 2, 3, and 4 turns. Because the $Q$-values of the discrete capacitors were much greater than the printed inductor’s $Q$, the effect of the capacitor $Q$ was neglected. The self-resonant frequencies of the inductors are also several times greater than the capacitor tuned resonance frequencies.
3.4.3 LTCC Inductors

LTCC technology [93–97] offers great potential to realize compact, high-performance inductors. Multilevel thick plating enables the design of different inductor topologies including multilayer standard and offset 3-D, helical, solenoid, and meander line inductors. In standard, solenoid, and meander line inductors, the inductance is increased by increasing the number of turns laterally, resulting in increased area, series resistance, and parasitic capacitances. In contrast, in 3-D and helical inductors, the inductance is increased by increasing the number of inductor layers and keeping a larger separation between the layers, resulting in smaller area for given inductance value, lower series resistance due to reduced eddy current resistance, and lower parasitic capacitances. Thus, 3-D and helical inductors in LTCC technology have higher $Q$- and SRF values as compared
to 2-D standard inductors. Figure 3.57 shows conventional 2-D, 3-D, and helical inductor configurations.

### 3.5 Ferromagnetic Inductors

Thin-film ferromagnetic materials have been applied to integrated inductors to enhance their inductance and $Q$-values [98, 99] by increasing the magnetic flux associated with the coil. One ferromagnetic film material used is CoNbZr, which has a relative permeability of about 500 to 1,000 and a thickness of about 0.1 μm. The film is deposited using a RF sputtering technique. Test results report improved inductance and $Q$-values by about 10% to 20% at 2 GHz, probably due to the thin layer of CoNbZr.

Ferromagnetic inductors can be realized either by sandwiching the inductor coil between magnetic materials or by placing a magnetic material over the coil as shown in Figure 3.58. The sandwich-type configuration is preferred due to
Figure 3.57 Various LTCC inductor configurations: 2-D standard, 3-D, and helical.

its larger increased magnetic flux in the coil. The frequency of operation of such inductors can be extended by cutting slits in the magnetic materials. Thicker ferromagnetic films will also give rise to higher inductance values.
Figure 3.58 Cross-sectional view of ferromagnetic integrated inductors: (a) sandwich type and (b) on-top type.

References


Printed Inductors


4

Wire Inductors

Wire-wound inductors have traditionally been used in biasing chokes and lumped-element filters at radio frequencies, whereas bond wire inductance is an integral part of matching networks and component interconnection at microwave frequencies [1–10]. This chapter provides design information and covers practical aspects of these inductors.

4.1 Wire-Wound Inductors

Wire-wound inductors can be realized in several forms of coil including rectangular, circular, solenoid, and toroid. The inductance of a coil can be increased by wrapping it around a magnetic material core such as a ferrite rod. Figure 4.1 shows various types of wire-wound inductors currently used in RF and microwave circuits. The basic theory of such inductors is described next.

4.1.1 Analytical Expressions

In this section we describe analytical expressions used for the design of several types of wire-wound inductors.

4.1.1.1 Circular Coil

The inductance of a single-turn coil shown in Figure 4.2(a) is given by [7]

\[ L = \mu (2r - a) \left(1 - \frac{k^2}{2}\right) K(k) - E(k) \]  

(4.1)
Figure 4.1 Wire-wound inductor configurations.

Figure 4.2 (a) Single turn circular and (b) multiturn coil having large radius-to-length ratio.
Wire Inductors

\[ k^2 = \frac{4r(r - a)}{(2r - a)^2} \]  \hspace{1cm} (4.2)

where \( r \) is the mean radius of the coil and \( 2a \) is the diameter of the wire, \( \mu \) is the permeability of the medium, and \( E(k) \) and \( K(k) \) are complete elliptic integrals of the first and second kinds, respectively and are given by

\[ E(k) = \int_{0}^{\pi/2} \sqrt{1 - k^2 \sin^2 \phi} \ d\phi \] \hspace{1cm} (4.3a)

\[ K(k) = \int_{0}^{\pi/2} \frac{d\phi}{\sqrt{1 - k^2 \sin^2 \phi}} \] \hspace{1cm} (4.3b)

When \( r >> a \), \( k \approx 1 \) and the expressions for \( K(k) \), \( E(k) \), and \( L \) become

\[ K(k) \approx \ln \left( \frac{4}{\sqrt{1 - k^2}} \right) \] \hspace{1cm} (4.4a)

\[ E(k) \approx 1 \] \hspace{1cm} (4.4b)

\[ L \approx r\mu \left[ \ln \left( \frac{8r}{a} \right) - 2 \right] \quad H \] \hspace{1cm} (4.5)

Next let us consider a circular coil of closely wound \( n \) turns, with cross-sectional radius \( a \) and mean loop radius \( R \) as shown in Figure 4.2(b). An approximate expression for this case is obtained by multiplying (4.5) by a factor of \( n^2 \) and replacing \( r \) with \( R \), that is,

\[ L \approx n^2 R\mu \left[ \ln \left( \frac{8R}{a} \right) - 2 \right] \quad H \] \hspace{1cm} (4.6)

Here the \( n^2 \) factor occurs due to \( n \) times current and \( n \) integrations to calculate the voltage induced about the coil. When the medium is air, \( \mu = \mu_0 = 4\pi \times 10^{-9} \ H/cm \), and

\[ L = 4\pi n^2 R \left[ \ln \left( \frac{8R}{a} \right) - 2 \right] \quad (nH) \] \hspace{1cm} (4.7)

where \( a \) and \( R \) are in centimeters.
4.1.1.2 Solenoid Coil
Consider a solenoid coil as shown in Figure 4.3 having number of turns \( n \), mean radius of \( R \), and length \( \ell \). As a first-order approximation we may consider \( \ell \) much larger than the radius \( R \) and uniform field inside the coil. In this case the flux density can be written

\[
B_z = \mu H_z = \frac{\mu n I}{\ell} \tag{4.8}
\]

The total flux linkages for \( n \) turns is given by

\[
\phi = n \times \text{cross-section area} \times \text{flux density} \tag{4.9}
\]

\[
= n\pi R^2 \mu n \left( \frac{I}{\ell} \right)
\]

The inductance of the solenoid becomes

\[
L = \frac{\phi}{I} = \mu\pi R^2 n^2 / \ell \tag{4.10}
\]

or

\[
L = 4\mu_r (\pi R n)^2 / \ell \quad \text{(nH)}
\]

where dimensions are in centimeters and \( \mu_r \) is the relative permeability of the solenoid coil. For coils with the length comparable to the radius, several

![Figure 4.3 Solenoid coil configurations: (a) air core and (b) ferrite core.](image-url)
semiempirical expressions are available. For $\ell > 0.8R$, an approximate expression, commonly used is

$$L = \frac{4\mu_r(\pi R\ell)^2}{\ell + 0.9R} \quad \text{(nH)}$$ \hspace{1cm} (4.11)

More accurate expressions for an air core material are given in the literature [8, 10] and reproduced here. For $2R \leq \ell$ (long coil):

$$L = \frac{\mu_0 n^2 \pi R^2}{\ell} \left[ f_1 \left( \frac{4R^2}{\ell^2} \right) - \frac{8R}{3\pi \ell} \right]$$ \hspace{1cm} (4.12a)

and for $2R > \ell$ (short coil):

$$L = \mu_0 n^2 R \left\{ \ln \left( \frac{8R}{\ell} \right) - 0.5 \right\} f_1 \left( \frac{\ell^2}{4R^2} \right) + f_2 \left( \frac{\ell^2}{4R^2} \right)$$ \hspace{1cm} (4.12b)

where for $0 \leq x \leq 1.0$

$$f_1(x) = \frac{1.0 + 0.383901x + 0.017108x^2}{1.0 + 0.258952x}$$ \hspace{1cm} (4.13a)

$$f_2(x) = 0.093842x + 0.002029x^2 - 0.000801x^3$$ \hspace{1cm} (4.13b)

4.1.1.3 Rectangular Solenoid Coil

Ceramic wire-wound inductors as shown in Figure 4.4 are used at high RF frequencies. These ceramic blocks are of rectangular shape and have connection

![Figure 4.4](image-url)  
**Figure 4.4** Ceramic block wire-wound inductor configuration.
pads. The inductance of these coils can be approximately calculated using (4.11) or (4.12), when

\[ R = \frac{W + h + a}{\pi} \]  

(4.14)

where \( W \) and \( h \) are the width and height of the ceramic block, respectively, and \( a \) is the radius of the wire.

As shown in (4.11) as a first-order approximation \((W, h >> a)\), the inductance of a solenoid does not depend on the diameter of the wire used. Thus, the selection of wire diameter is dictated by the size of the coil, the highest frequency of operation, and the current-handling capability. For matching networks and passive components, the smallest size inductors with the highest possible SRF and \( Q \)-values are used.

4.1.1.4 Toroid Coil

If a coil is wound on a donut-shaped or toroidal core, shown in Figure 4.5(a), the approximate inductance is given as

\[ L = \mu_0 \mu_f \pi a^2 n^2 / \ell \]  

(4.15)

where \( \ell = 2\pi R \). Here \( a \) is the radius of the circular cross-section toroid, \( R \) is the radius of the toroid core, and \( R >> a \). When \( R \) and \( a \) are comparable, an approximate expression for inductance is given by [8] as

\[ L = 12.57 n^2 (R - \sqrt{R^2 - a^2}) \] (nH)  

(4.16)

where \( R \) and \( a \) are in centimeters.

An approximate expression for the rectangular cross-section toroid, shown in Figure 4.5(b), can be derived as follows [6]. The magnetic field due to the net current flowing through the core is given by

\[ H_\phi = \frac{nI}{2\pi} \quad R_1 < r < R_2 \]  

(4.17)

The flux through any single loop is

\[ \phi = \mu_0 \mu_f D \int_{R_1}^{R_2} H_\phi \, dr = \frac{\mu_0 \mu_f D nI}{2\pi} \ln \left( \frac{R_2}{R_1} \right) \]  

(4.18)
where $D$ is the height of the core and $R_1$ and $R_2$ are the inner and outer radii of the core. The inductance due to $n$ turns is given by

$$L = \frac{n\phi}{I} = 2\mu_0Dn^2\ln\left(\frac{R_2}{R_1}\right) \quad \text{(nH)} \quad (4.19)$$

where $D$, $R_1$, and $R_2$ are in centimeters.

When the coil is tightly wound so that there is no gap between the enameled wire turns, it provides the maximum inductance and the minimum resonant frequency. Its inductance decreases as the coil is stretched along its axis. In this case, the interwinding capacitance decreases and increases the resonant frequency. The inductance of the coil can also be decreased or increased by inserting, respectively, a conductive (copper) or a magnetic (ferrite) material.
rod inside the core of the winding. Thus, coil stretching or rod insertion in the core allows the inductance of the coil to vary making it a tunable component.

4.1.2 Compact High-Frequency Inductors

Chip inductors are widely used in RF circuits to realize passive components and matching networks and as RF chokes for bringing the bias to solid-state devices. Requirements for applications in passive and matching circuits are a high $Q$, high SRF, and low parasitic capacitance, whereas RF chokes need higher current-handling capability and lower dc resistance values. Also, low-cost RF front-ends need low profiles or compact size and inexpensive components. These inductors are commonly realized by winding an insulating wire around a ceramic block. Both regular $\text{Al}_2\text{O}_3$ ceramic and high-permeability ferrite materials are used.

Miniature chip coil inductors having inductance values from 1 to 4,700 nH with SRF ranging from 90 MHz to 6 GHz are commercially available [2]. The $Q$-values at 250 MHz for 3.6- and 39-nH inductors are 22 and 40, respectively. Table 4.1 provides the summary of ceramic wire-wound RF inductor parameters. In the table $L$ Freq, $Q$ Freq, and SRF Min represent the measurement frequency of inductance, the measurement frequency of $Q$-factor, and the minimum value of self-resonant frequency, respectively.

4.1.2.1 High-SRF Inductors

Chip inductors with high SRF are required for applications such as matching networks and passive components. Chip inductors with inductance values

<table>
<thead>
<tr>
<th>$L$ (nH)</th>
<th>$L$ Freq (MHz)</th>
<th>$Q$ Min</th>
<th>$Q$ Freq (MHz)</th>
<th>SRF Min (MHz)</th>
<th>dc Resistance (Ohm)</th>
<th>Current Rating dc Max (mA)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.0</td>
<td>250</td>
<td>16</td>
<td>250</td>
<td>6,000</td>
<td>0.045</td>
<td>1,360</td>
</tr>
<tr>
<td>2.2</td>
<td>250</td>
<td>19</td>
<td>250</td>
<td>6,000</td>
<td>0.070</td>
<td>960</td>
</tr>
<tr>
<td>3.9</td>
<td>250</td>
<td>22</td>
<td>250</td>
<td>5,900</td>
<td>0.080</td>
<td>1,000</td>
</tr>
<tr>
<td>6.8</td>
<td>250</td>
<td>27</td>
<td>250</td>
<td>5,700</td>
<td>0.110</td>
<td>1,000</td>
</tr>
<tr>
<td>12.0</td>
<td>250</td>
<td>35</td>
<td>250</td>
<td>4,000</td>
<td>0.130</td>
<td>986</td>
</tr>
<tr>
<td>22.0</td>
<td>250</td>
<td>55</td>
<td>500</td>
<td>2,600</td>
<td>0.220</td>
<td>758</td>
</tr>
<tr>
<td>39.0</td>
<td>250</td>
<td>60</td>
<td>500</td>
<td>2,000</td>
<td>0.290</td>
<td>660</td>
</tr>
<tr>
<td>100.0</td>
<td>150</td>
<td>65</td>
<td>500</td>
<td>1,200</td>
<td>0.460</td>
<td>524</td>
</tr>
<tr>
<td>470.0</td>
<td>25</td>
<td>45</td>
<td>100</td>
<td>450</td>
<td>1.19</td>
<td>449</td>
</tr>
<tr>
<td>1,000.0</td>
<td>25</td>
<td>35</td>
<td>50</td>
<td>290</td>
<td>1.75</td>
<td>370</td>
</tr>
<tr>
<td>4,700.0</td>
<td>7.9</td>
<td>20</td>
<td>25</td>
<td>90</td>
<td>4.90</td>
<td>221</td>
</tr>
</tbody>
</table>
up to 15 nH and a SRF greater than 4 GHz are commercially available. The \( L \cdot \text{SRF} \) product for smaller value inductors is as large as 24 nH-GHz, whereas for large value inductors (<100 nH) this product is as large as 120 nH-GHz. For example, a 100-nH inductor’s SRF is about 1.2 GHz.

4.1.2.2 High-\( Q \) Inductors

High-\( Q \) chip inductors are required for low-loss matching network, filter, and resonator applications. For chip inductors, a maximum \( Q \)-value of 100 can be obtained. Figure 4.6 shows the variation of \( Q \) for several inductor values.

4.1.2.3 High Current Capability Inductors

Bias chokes used in power amplifiers require high current capabilities. The current rating given in Table 4.1 for high inductance values (\( L \cong 40 \) nH, adequate at 1-GHz applications) is about 660 mA. However, other chip inductors with a current rating of 1.3A are also available [1].

The material properties of gold, aluminum, and copper wires are compared in Table 4.2. Because copper has a higher melting temperature, lower resistivity value, and the best thermal conductivity, the material is exclusively used for low-loss and high current carrying capacity wires. Table 4.3 lists copper wire parameters for various AWG gauge values.

![Figure 4.6](image)

**Figure 4.6** Typical variation of \( Q \) as a function of frequency for several chip inductors [1].
Table 4.2
Material Properties of Wires

<table>
<thead>
<tr>
<th>Material Property</th>
<th>Units</th>
<th>Gold</th>
<th>Aluminum</th>
<th>Copper</th>
</tr>
</thead>
<tbody>
<tr>
<td>Melting temperature, $T_m$</td>
<td>°C</td>
<td>1063</td>
<td>660</td>
<td>1093</td>
</tr>
<tr>
<td>Heat of fusion</td>
<td>W-s/g</td>
<td>64</td>
<td>400</td>
<td>202</td>
</tr>
<tr>
<td>Thermal conductivity, $k$</td>
<td>W/m-°C</td>
<td>297</td>
<td>240</td>
<td>393</td>
</tr>
<tr>
<td>Density</td>
<td>G/cm$^3$</td>
<td>19.3</td>
<td>2.7</td>
<td>8.96</td>
</tr>
<tr>
<td>Specific heat</td>
<td>W-s/g-°C</td>
<td>0.31</td>
<td>0.886</td>
<td>0.92</td>
</tr>
<tr>
<td>Electrical resistivity</td>
<td>Ω.cm $2.4 \times 10^{-6}$</td>
<td>$2.6 \times 10^{-6}$</td>
<td>$1.7 \times 10^{-6}$</td>
<td></td>
</tr>
<tr>
<td>Thermal expansion coefficient</td>
<td>ppm/°C</td>
<td>14.2</td>
<td>23</td>
<td>17</td>
</tr>
</tbody>
</table>

Table 4.3
Copper Wire Parameters at 20°C

<table>
<thead>
<tr>
<th>AWG Gauge</th>
<th>Bare Diameter (mm, mil)</th>
<th>Enamel Coated Diameter (mm, mil)</th>
<th>Resistance (Ω/m)</th>
<th>Maximum Current (A)</th>
</tr>
</thead>
<tbody>
<tr>
<td>32</td>
<td>0.203, 8.0</td>
<td>0.224, 8.8</td>
<td>0.5385</td>
<td>0.53</td>
</tr>
<tr>
<td>30</td>
<td>0.254, 10.0</td>
<td>0.274, 10.8</td>
<td>0.3385</td>
<td>0.86</td>
</tr>
<tr>
<td>28</td>
<td>0.320, 12.6</td>
<td>0.343, 13.5</td>
<td>0.2129</td>
<td>1.40</td>
</tr>
<tr>
<td>26</td>
<td>0.404, 15.9</td>
<td>0.429, 16.9</td>
<td>0.1339</td>
<td>2.20</td>
</tr>
<tr>
<td>24</td>
<td>0.511, 20.1</td>
<td>0.541, 21.3</td>
<td>0.0878</td>
<td>3.50</td>
</tr>
<tr>
<td>22</td>
<td>0.643, 25.3</td>
<td>0.676, 26.6</td>
<td>0.0610</td>
<td>7.0</td>
</tr>
<tr>
<td>20</td>
<td>0.813, 32.0</td>
<td>0.848, 33.4</td>
<td>0.0343</td>
<td>11.0</td>
</tr>
<tr>
<td>18</td>
<td>1.024, 40.3</td>
<td>1.062, 41.8</td>
<td>0.0220</td>
<td>16.0</td>
</tr>
<tr>
<td>16</td>
<td>1.290, 50.8</td>
<td>1.331, 52.4</td>
<td>0.0152</td>
<td>22.0</td>
</tr>
<tr>
<td>14</td>
<td>1.628, 64.1</td>
<td>1.674, 65.9</td>
<td>0.0086</td>
<td>32.0</td>
</tr>
<tr>
<td>12</td>
<td>2.052, 80.8</td>
<td>2.101, 82.7</td>
<td>0.0055</td>
<td>41.0</td>
</tr>
<tr>
<td>10</td>
<td>2.588, 101.9</td>
<td>2.639, 103.9</td>
<td>0.0035</td>
<td>55.0</td>
</tr>
</tbody>
</table>

The current-handling values given in Table 4.3 are for straight wires in air. The current handling capacity of inductors depends on several factors including the type of winding (tight or loose), the number of turns, and the core material used. Closely spaced windings tend to modify the current distribution in the wire cross section, making it more uneven and thus reducing the current handling ability.

4.2 Bond Wire Inductor

Most RF and microwave circuits and subsystems use bond wires to interconnect components such as lumped elements, planar transmission lines, solid-state
Wire Inductors devices, and ICs. These bond wires have 0.5- to 1.0-mil diameters and their lengths are electrically short compared to the operating wavelength. Bond wires are accurately characterized using simple formulas in terms of their inductances and series resistances. As a first-order approximation, the parasitic capacitance associated with bond wires can be neglected.

Commonly used bond wires are made of gold and aluminum. Table 4.2 compares the important properties of these two materials with copper used for wire-wound inductors.

### 4.2.1 Single and Multiple Wires

In hybrid MICs, bond wire connections are used to connect active and passive circuit components, and in MMICs bond wire connections are used to connect the MMIC chip to other circuitry. The free-space inductance $L$ (in nanohenries) of a wire of diameter $d$ and length $\ell$ (in microns) is given by [11–13]

$$L = 2 \times 10^{-4} \ell \ln \left\{ \frac{2\ell}{d} + \sqrt{1 + \left(\frac{2\ell}{d}\right)^2} \right\} + \frac{d}{2\ell} - \sqrt{1 + \left(\frac{d}{2\ell}\right)^2} + C$$

(4.20)

where the frequency-dependent correction factor $C$ is a function of bond wire diameter and its material’s skin depth $\delta$ expressed as

$$C = 0.25 \tanh \left(4\delta/d\right)$$

(4.21a)

$$\delta = \frac{1}{\sqrt{\pi\sigma f\mu_0}}$$

(4.21b)

where $\sigma$ is the conductivity of the wire material. For gold wires, $\delta = 2.486f^{-0.5}$, where frequency $f$ is expressed in gigahertz. When $\delta/d$ is small, $C = \delta/d$. When $\ell \gg d$, (4.20) reduces to

$$L = 2 \times 10^{-4} \ell \left( \ln \frac{4\ell}{d} + 0.5 \frac{d}{\ell} - 1 + C \right)$$

(4.22)

The wire resistance $R$ (in ohms) is given by

$$R = \frac{R_s \ell}{\pi d}$$

(4.23a)
where \( R_s \) is the sheet resistance in ohms per square. Taking into account the effect of skin depth, (4.23a) can be written

\[
R = \frac{4\ell}{\pi \sigma d^2} \left[ 0.25 \frac{d}{\delta} + 0.2654 \right] \quad (4.23b)
\]

### 4.2.1.1 Ground Plane Effect

The effect of the ground plane on the inductance value of a wire has also been considered [11, 14]. If the wire is at a distance \( h \) above the ground plane [Figure 4.7(a)], it sees its image at \( 2h \) from it. The wire and its image result in a mutual inductance \( L_{mg} \). Because the image wire carries a current opposite to the current flow in the bond wire, the effective inductance of the bond wire becomes

\[
L_e = L - L_{mg} \quad (4.24a)
\]

where

\[
L_{mg} = 2 \times 10^{-4} \ell \left[ \ln \left\{ \frac{\ell}{2h} + \sqrt{1 + \left( \frac{\ell}{2h} \right)^2} \right\} + \sqrt{1 + \left( \frac{\ell}{2h} \right)^2} + 2h \right.
- \left. \sqrt{1 + \left( \frac{2b}{\ell} \right)^2} + C \right] \quad (4.24b)
\]

From (4.20) and (4.24)

**Figure 4.7** Wires above a ground plane: (a) single and (b) twin.
\[ L_e = 2 \times 10^{-4} \ell \left[ \ln \frac{4h}{d} + \ln \left( \frac{l + \sqrt{l^2 + d^2/4}}{l + \sqrt{l^2 + 4h^2}} \right) + \sqrt{1 + \frac{4h^2}{l^2}} - \sqrt{1 + \frac{d^2}{4l^2}} \right. \\
\left. - 2 \frac{h}{l} + \frac{d}{2l} \right] \tag{4.25} \]

Here \( L_e \) is in nanohenries, and \( \ell, h, \) and \( d \) are in microns.

### 4.2.1.2 Multiple Wires

In many applications, multiple wires are required to carry higher currents, to reduce wire inductance, or improve wire reliability. For example, in the case of two wires placed parallel to each other at a distance \( S \) between their centers [Figure 4.7(b)], above the ground plane, the total inductance of the pair becomes

\[ L_{ep} = \frac{(L_e + L_m)}{2} \tag{4.26} \]

Here both wires carry current in the same direction; therefore, the mutual inductances \( L_m \) and self-inductances are in parallel, and for each wire the self-inductances and mutual inductances add up. In this case, \( L_m \) is given by

\[ L_m = 2 \times 10^{-4} \ell \left[ \ln \left\{ \frac{\ell}{S} + \sqrt{1 + \left( \frac{\ell}{S} \right)^2} \right\} + \sqrt{1 + \left( \frac{\ell}{S} \right)^2} - \sqrt{1 + \left( \frac{S}{\ell} \right)^2} + \frac{S}{\ell} \right] \tag{4.27} \]

Equations (4.24b) and (4.27) are identical under \( 2h = S \) and \( C = 0 \). The same procedure can be carried out to calculate the mutual inductance for multiple wires.

Table 4.4 lists inductances for 1-mil-diameter gold wires [15–17]. So far we have treated uniformly placed horizontal wires above the ground plane. However, in practice, the wires are curved, nonhorizontal, and are not parallel to each other. In such situations, an average value of \( S \) and \( h \) can be used. Also wire/wires have shunt capacitance that can also be calculated [18].

The inductance of a bond wire connection is generally reduced by connecting multiple wires in parallel. However, as shown in Table 4.4, the inductance of multiple wires in parallel depends on the separation between them. For a very large distance between two wires, the net inductance of two wires is half that of a single wire. When the distance between two wires is four to six times the diameter of the wires, the net inductance is only \( 1/\sqrt{2} \) times of a single wire, and for \( n \) wires it is approximately \( 1/\sqrt{n} \) times of a single wire.
Table 4.4
Wire Inductance of 1-Mil-Diameter Gold Wires

<table>
<thead>
<tr>
<th>Length (mil)</th>
<th>Number of Wires</th>
<th>Loop Height (mil)</th>
<th>Spacing Between Wires (mil)</th>
<th>Inductance Value (nH)</th>
<th>Method</th>
</tr>
</thead>
<tbody>
<tr>
<td>19</td>
<td>1</td>
<td>7</td>
<td>—</td>
<td>0.28</td>
<td>EM simulated [15]</td>
</tr>
<tr>
<td>34</td>
<td>1</td>
<td>—</td>
<td>—</td>
<td>0.49</td>
<td>Calculated [16]</td>
</tr>
<tr>
<td>45</td>
<td>1</td>
<td>—</td>
<td>—</td>
<td>0.67</td>
<td>Calculated [16]</td>
</tr>
<tr>
<td>34</td>
<td>2</td>
<td>—</td>
<td>2</td>
<td>0.39</td>
<td>Calculated [16]</td>
</tr>
<tr>
<td>34</td>
<td>2</td>
<td>—</td>
<td>6</td>
<td>0.31</td>
<td>Calculated [16]</td>
</tr>
<tr>
<td>34</td>
<td>2</td>
<td>—</td>
<td>15</td>
<td>0.27</td>
<td>Calculated [16]</td>
</tr>
<tr>
<td>45</td>
<td>2</td>
<td>—</td>
<td>2</td>
<td>0.54</td>
<td>Calculated [16]</td>
</tr>
<tr>
<td>45</td>
<td>2</td>
<td>—</td>
<td>6</td>
<td>0.44</td>
<td>Calculated [16]</td>
</tr>
<tr>
<td>45</td>
<td>2</td>
<td>—</td>
<td>15</td>
<td>0.37</td>
<td>Calculated [16]</td>
</tr>
<tr>
<td>45</td>
<td>3</td>
<td>—</td>
<td>2</td>
<td>0.46</td>
<td>Calculated [16]</td>
</tr>
<tr>
<td>45</td>
<td>3</td>
<td>—</td>
<td>6</td>
<td>0.34</td>
<td>Calculated [16]</td>
</tr>
<tr>
<td>45</td>
<td>3</td>
<td>—</td>
<td>15</td>
<td>0.26</td>
<td>Calculated [16]</td>
</tr>
<tr>
<td>57</td>
<td>2</td>
<td>20</td>
<td>—</td>
<td>0.93</td>
<td>Measured [17]</td>
</tr>
<tr>
<td>57</td>
<td>3</td>
<td>20</td>
<td>—</td>
<td>0.73</td>
<td>Measured [17]</td>
</tr>
<tr>
<td>57</td>
<td>9</td>
<td>20</td>
<td>—</td>
<td>0.43</td>
<td>Measured [17]</td>
</tr>
<tr>
<td>57</td>
<td>13</td>
<td>20</td>
<td>—</td>
<td>0.38</td>
<td>Measured [17]</td>
</tr>
<tr>
<td>93</td>
<td>2</td>
<td>20</td>
<td>—</td>
<td>1.22</td>
<td>Measured [17]</td>
</tr>
<tr>
<td>93</td>
<td>8</td>
<td>20</td>
<td>—</td>
<td>0.60</td>
<td>Measured [17]</td>
</tr>
<tr>
<td>93</td>
<td>12</td>
<td>20</td>
<td>—</td>
<td>0.40</td>
<td>Measured [17]</td>
</tr>
<tr>
<td>93</td>
<td>14</td>
<td>20</td>
<td>—</td>
<td>0.42</td>
<td>Measured [17]</td>
</tr>
</tbody>
</table>

4.2.2 Wire Near a Corner

The inductance and capacitance per unit length of a wire near a corner of package or shield, as shown in Figure 4.8, is given by

\[ L = 0.0333Z_0 \quad \text{(nH/cm)} \quad (4.28a) \]

and

\[ C = 33.33Z_0 \quad \text{(pF/cm)} \quad (4.28b) \]

where \(Z_0\) is the characteristic impedance of the wire, and an expression for \(Z_0\) (having an accuracy of about 1%) is given by Wheeler [19] as follows:

\[ Z_0 = 30 \ln \left\{ \left( \frac{D}{d} \right)^2 + \sqrt{\left( \frac{D}{d} \right)^4 - 1} \right\} \quad (\Omega) \quad (4.29) \]
where $d$ is the diameter of the wire and $D = 2H$, where $H$ is the distance from the center of the wire to the shield plane.

### 4.2.3 Wire on a Substrate Backed by a Ground Plane

In many practical cases, the bond wire might be placed on a PCB or alumina substrate or GaAs chip. In this case (Figure 4.9), the inductance and capacitance per unit length of a wire can again be obtained by using (4.28), where

$$Z_0 = \frac{60}{\sqrt{\varepsilon_r}} \cosh^{-1} \left( \frac{2b}{d} \right) = \frac{60}{\sqrt{\varepsilon_r}} \ln \left\{ \left( 1 + \frac{2b}{d} \right) + 2 \sqrt{\frac{b}{d} \left( 1 + \frac{b}{d} \right)} \right\}$$  
(4.30)

When wire diameter $d \ll b$,

$$Z_0 = \frac{60}{\sqrt{\varepsilon_r}} \ln \left[ \frac{4b}{d} \right]$$  
(4.31)
and as a first-order approximation

\[ \epsilon_{re} = \frac{\epsilon_r + 1}{2} \]  (4.32)

Accurate expressions for \( L \) and \( C \) are also given in [20] and are reproduced here:

\[ L = 2\sqrt{Q(Q + S)} \quad \text{(nH/cm)} \]  (4.33a)

\[ C = 0.556 \left[ \ln \left( 1 + \frac{1}{2x} \left( 1 + \sqrt{1 + 4x} \right) \right) + \sum_{n=0}^{\infty} (-P)^{n+1} \ln \left( \frac{(n + 2 + x)}{(n + x)} \right) \right]^{-1} \quad \text{(pF/cm)} \]  (4.33b)

where

\[ Q = \ln \left[ 1 + \frac{1}{2x} \left( 1 + \sqrt{1 + 4x} \right) \right] \]  (4.34a)

\[ x = d/4h \]  (4.34b)

\[ S = \sum_{n=0}^{\infty} (-P)^{n+1} \ln \left( 1 + \frac{2}{n + x} \right) \]  (4.34c)

\[ P = \frac{\epsilon_r - 1}{\epsilon_r + 1} \]  (4.34d)

Figure 4.10 shows the variation of \( Z_0 \) as a function of \( h/H \) for various substrates. These data can also be used to calculate wire inductance (nH/cm) and capacitance (pF/cm) by using the following relations:

\[ L = 0.0333 \sqrt{\epsilon_{re}} Z_0 \]  (4.35a)

\[ C = 33.33 \sqrt{\epsilon_{re}/Z_0} \]  (4.35b)

where

\[ \sqrt{\epsilon_{re}} = \frac{Z_0 (\epsilon_r = 1)}{Z_0(\epsilon_r)} \]  (4.36)
Figure 4.10  Characteristic impedance of a round wire microstrip as a function of its position.

4.2.4 Wire Above a Substrate Backed by a Ground Plane

The wire above a grounded substrate occurs frequently in microwave integrated circuits. Figure 4.11 shows this configuration and (4.35) can be used to calculate the values of $L$ and $C$. Here $Z_0$ and $\epsilon_{re}$ are given as follows [18]:

$$Z_0 = \frac{60}{\sqrt{\epsilon_{re}}} \cosh^{-1} \left( \frac{1 - \epsilon^2}{2R} + \frac{R}{2} \right)$$

(4.37)

where

Figure 4.11  Wire above a dielectric substrate backed by a ground plane.
\[ R = \frac{2}{(4H/a - a/H)} \]  
\[ u = \frac{1}{(2H/a)^2 - 1} \]  
\[ \varepsilon_{re} = \frac{\ln\left(\frac{2H}{a}\right)}{\ln\left[\frac{2(H - b)}{a} + \frac{2b}{a\varepsilon_r}\right]} \]

4.2.5 Curved Wire Connecting Substrates

Many times a wire connecting two substrates or components is not straight. Expressions for \( L \) and \( C \) for a bond wire arc (Figure 4.12) are given by Mondal [21] as follows:

\[ L = 10 \int_{0}^{d/2} \ln[p(x)] \, dx \quad \text{(nH)} \]

where \( d \), \( b \), and \( a \) are all in inches, \( a \) is the radius of wire, and

\[ p(x) = \frac{2}{a} \left[ \sqrt{\left(\frac{d \csc \beta}{2}\right)^2 - x^2} + \left( h - \frac{d}{2} \cot \beta \right) \right] \]

The capacitance is calculated from

Figure 4.12 Configuration of a bond wire connecting two microstrip substrates.
Wire Inductors

\[ C = \frac{1.4337}{\ln[p(x)]} \text{ (pF/in)} \quad (4.41) \]

4.2.6 Twisted Wire

Twisted-wire transmission lines are used in transformers, couplers, and power dividers. The inductance of each wire for a twisted-wire pair shown in Figure 4.13 and the interwire capacitance are given next:

\[
\begin{align*}
L &= \frac{\mu_0}{\pi} \left[ \sqrt{1 + \left( \frac{\pi TS}{d} \right)^2} \cosh^{-1} \left( \frac{S}{d} \right) + \frac{(\pi TS)^2}{4} \right] \quad \text{(H/m)} \quad (4.42a) \\
C &= \int_{0}^{\pi} \frac{\epsilon_0 \epsilon_r d [1 + (\pi TS)^2]^{1/2}}{\epsilon_r S \tan \left( \frac{\theta}{2} \right) + 2t} \, d\theta \quad \text{(F/m)} \quad (4.42b)
\end{align*}
\]

where \( d \) is the diameter of the bare wire, \( S \) is the separation between the wire centers, \( t \) is the thickness, \( \epsilon_r \) is the relative permittivity of the insulation, and \( T \) is the number of twists per unit length.

4.2.7 Maximum Current Handling of Wires

When a large current is passed through a wire, there is a maximum current value that the wire can withstand due to its finite resistance. At this maximum value, known as the \textit{fusing current}, the wire will melt or burn out due to metallurgical fatigue. The factors affecting the fusing mechanism in a wire are its melting point, resistivity, thermal conductivity, and temperature coefficient of resistance. The fusing current is given by

![Figure 4.13 Cross-sectional view of a twisted-wire pair.](image-url)
\[ I_f = Kd^{1.5} \]  

(4.43)

where \( K \) depends on the wire material and the surrounding environment and \( d \) is the diameter of the wire. Thicker wires have larger current-carrying capability than thinner wires. When the wire diameter \( d \) is expressed in millimeters, the \( K \) values for gold, copper, and aluminum wires are 183, 80, and 59.2, respectively. For 1-mil-diameter wires, \( I_f \) values for gold, copper, and aluminum wires are 0.74A, 0.32A, and 0.24A, respectively. A safer maximum value for the current in wires used in assemblies is about half of the fusing current value. For example, to apply 1A current one requires three 1-mil-diameter wires of gold. When a wire is placed on a thermally conductive material such as Si or GaAs, its fusing current value is higher than the value given above. Longer wires will take a longer time to fuse than shorter wires because of larger area for heat conduction.

4.3 Wire Models

Coils and bond wires can also be accurately characterized by numerical methods or by using measurement techniques as discussed in Chapter 2. Both methods provide the desired accuracy including all parasitic effects.

4.3.1 Numerical Methods for Bond Wires

Several numerical methods, including the method of moments [16] and finite-difference time-domain technique [22, 23], have been used to accurately model bond wires. These simulations also include the curvature of wire, substrate height, spacing between substrates, the effect of ground plane, and frequency of operation. Figure 4.14 shows the variation of inductance [16] as a function of frequency for various bond wire heights above a GaAs substrate. The height \( H \) varied from 70 to 210 \( \mu \text{m} \) and the corresponding total wire length varied from 480 to 720 \( \mu \text{m} \). The steep change in inductance value occurs at frequencies near SRF.

4.3.2 Measurement-Based Model for Air Core Inductors

Air core inductors have low series resistance and high \( Q \), and their accurate characterization is difficult when using \( S \)-parameters in a 50-\( \Omega \) system. An indirect method as described in earlier was used to characterize several high-\( Q \) air core inductors [24]. To accurately measure the low values of effective series resistance (ESR), the indirect method using the TRL de-embedding technique in a 3\( \Omega \) system was employed. The inductance \( L \), ESR, and \( Q \) were measured
by measuring the series $LC$ resonance using a known value of capacitor $C$, which was much higher than the parasitic capacitance of the inductor.

The copper wire wound air core and chip capacitor were mounted on a copper-clad Arlon substrate with $\varepsilon_r = 10.2$, $h = 0.635$ mm, $t = 0.043$ mm, and $\tan \delta = 0.001$. The TRL standards were also printed on the same board. The equivalent circuit representation of the $LC$ resonator is shown in Figure 4.15, where the chip capacitor and ground via models are de-embedded separately.

Figure 4.15  EC model representation of an air core inductor and its LC resonator circuit.
The chip capacitor values were selected to keep the resonant frequency close to approximately 800 MHz.

Table 4.5 gives the inductor parameters and measured inductance, ESR, resonant frequency, and \( Q \)-values. The resonant frequency \( f_0 \) is lower than the SRF \( f_{\text{res}} \) of the coil. The relationships between various parameters are given below:

\[
Q = \frac{\omega_0 L}{R} \tag{4.44}
\]

\[
\omega_0 = 2 \pi f_0 = \frac{1}{\sqrt{LC}} \tag{4.45}
\]

\[
\text{ESR} = a + b \sqrt{f} \tag{4.46}
\]

where \( C \) is the de-embedded capacitance value of the chip capacitor, \( f \) is the operating frequency in gigahertz, and \( R = \text{ESR at } f = f_0 \).

### 4.3.3 Measurement-Based Model for Bond Wires

When a wire bond inductor is modeled from the measured \( S \)-parameter data, it might result in a lower value than the actual value if one is not careful. This can be explained by using Figure 4.16. A simple model of a short wire bond is shown in Figure 4.16(a). The series inductance can be split into two parts as shown in Figure 4.16(b). A part of the series inductance \( L_2 \) with shunt capacitance \( C_s \) is equivalent to a 50-\( \Omega \) line, that is,

\[
Z_0 = \sqrt{L_2/C_s} = 50 \Omega \tag{4.47}
\]

This is shown in Figure 4.16(c). Thus, during de-embedding, a part of the inductance is absorbed in the de-embedding impedance, which lowers the series inductance value. To obtain an accurate model, one must carefully compare both the magnitude and phase of the modeled response with the measured \( S \)-parameter data. Also by measuring the SRF, one can de-embed the shunt capacitance \( C_s \). The SRF is given by

\[
f_{\text{res}} = \frac{1}{2 \pi \sqrt{LC_s}} \tag{4.48}
\]

For example, two 30-mil-long wires have \( L \equiv 0.4 \text{ nH}, \ C_s = 0.06 \text{ pF}, \) and \( \text{SRF} = 32.49 \text{ GHz} \).
Table 4.5
Parameters of Several Air Coil Inductors and Their Measured Performance

<table>
<thead>
<tr>
<th>Inductor Number</th>
<th>Wire Diameter (mm)</th>
<th>Total Wire Length (mm)</th>
<th>Number of Turns</th>
<th>Inductance (nH)</th>
<th>a</th>
<th>b</th>
<th>ESR (Ω)</th>
<th>Resonant Frequency $f_0$ (MHz)</th>
<th>Q</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0.643</td>
<td>14.6</td>
<td>3</td>
<td>4.22</td>
<td>0.0008</td>
<td>0.1423</td>
<td>0.123</td>
<td>735</td>
<td>158</td>
</tr>
<tr>
<td>2</td>
<td>0.643</td>
<td>15.8</td>
<td>3</td>
<td>5.34</td>
<td>0.0008</td>
<td>0.1526</td>
<td>0.138</td>
<td>808</td>
<td>196</td>
</tr>
<tr>
<td>3</td>
<td>0.511</td>
<td>16.9</td>
<td>3</td>
<td>6.75</td>
<td>0.0014</td>
<td>0.2433</td>
<td>0.226</td>
<td>852</td>
<td>160</td>
</tr>
<tr>
<td>4</td>
<td>0.643</td>
<td>27.4</td>
<td>4</td>
<td>13.9</td>
<td>0.0015</td>
<td>0.3493</td>
<td>0.302</td>
<td>740</td>
<td>214</td>
</tr>
<tr>
<td>5</td>
<td>0.320</td>
<td>21.0</td>
<td>5</td>
<td>16.28</td>
<td>0.0045</td>
<td>0.5190</td>
<td>0.462</td>
<td>777</td>
<td>172</td>
</tr>
<tr>
<td>6</td>
<td>0.643</td>
<td>36.3</td>
<td>6</td>
<td>19.97</td>
<td>0.0019</td>
<td>0.5265</td>
<td>0.444</td>
<td>705</td>
<td>199</td>
</tr>
<tr>
<td>7</td>
<td>0.320</td>
<td>26.7</td>
<td>7</td>
<td>23.75</td>
<td>0.0057</td>
<td>0.7471</td>
<td>0.633</td>
<td>705</td>
<td>166</td>
</tr>
</tbody>
</table>
4.4 Magnetic Materials

The inductance of a coil or a transformer can be increased by replacing the air core with a high permeability (μ) magnetic material core. In this case, the magnetic flux density is proportional to the relative permeability value. The materials exhibiting high relative permeability values are known as ferrimagnetic, and ferrite is a generic term for such materials. Ferrite materials are extensively used in isolators, circulators, limiters, YIG tuned oscillators, switches, phase shifters, and so on. Most of these components are commercially available at frequencies up to 140 GHz.

Ferrites have specific resistivities larger than about $10^6 \ \Omega\cdot\text{cm}$ and are available with a dielectric constant of 10 or more. Relative permeabilities of several thousands are common. The basic chemical composition of ferrites is $\text{MFe}_2\text{O}_4$, where M is a divalent metallic ion such as manganese (Mn), nickel (Ni), zinc (Zn), iron (Fe), or a mixture of these. Ferrite materials are classified as ceramics because they are made by ceramic technology [25–27]. Powders of appropriate oxides are mixed and formed into required shapes (cylinders, slab, toroid, or binocular core) by die pressing or extruding. Different combinations of oxides can be selected to meet a wide range of electrical requirements. The composition is then fired at temperatures of $1,100^\circ\text{C}$ to $1,200^\circ\text{C}$.

The ferrites used for RF inductor and transformer cores use MnZn and NiZn as divalent metal ion. Many grades of such ceramics are commercially available and their basic properties are listed in Table 4.6. The ferrite parameters are a strong function of frequency and temperature. The relative permeability decreases and the loss factor increases with frequency. The relative permeability increases with temperature and suddenly drops to 1 at the Curie temperature. The density of ferrite materials is about 5 g/cm$^3$ and thermal conductivity is in the range of 0.06 to 0.1 W/(cm$\cdot^\circ\text{C}$).
### Table 4.6
Parameters of Ferrite Materials

<table>
<thead>
<tr>
<th>Parameter</th>
<th>NiZn Ferrite</th>
<th>MnZn Ferrite</th>
</tr>
</thead>
<tbody>
<tr>
<td>Relative permeability ($\mu_r$)</td>
<td>20–850</td>
<td>800–10,000</td>
</tr>
<tr>
<td>Temperature coefficient of $\mu_r$ (percent/°C)</td>
<td>0.05–0.15</td>
<td>0.1–1.2</td>
</tr>
<tr>
<td>Dielectric constant</td>
<td>10–30</td>
<td>10–105</td>
</tr>
<tr>
<td>Relative loss factor (tan $\delta/\mu_r$) $\times 10^6$</td>
<td>30–400</td>
<td>5–35</td>
</tr>
<tr>
<td>Resistivity (Ω-cm)</td>
<td>$10^5$–$10^9$</td>
<td>50–1500</td>
</tr>
<tr>
<td>Curie temperature (°C)</td>
<td>130–150</td>
<td>120–200</td>
</tr>
</tbody>
</table>

### References


5

Capacitors

5.1 Introduction

When a voltage is applied across the two plates of a capacitor, the amount of energy stored depends on the work done in charging the capacitor. Capacitance is defined as the capacity to store energy in an electric field between two electrodes or efficiency of the structure in storing a charge when voltage difference exists between the plates. Its value depends on the area of the electrodes, separation between the electrodes, and the dielectric material between them. Dielectrics with high values of permittivity and higher breakdown voltage are the most desirable. The capacitor structure might have two or more conductors. The capacitance, \( C \), in farads, of a capacitor structure consisting of two conductors is expressed as:

\[
C = \frac{Q}{V} \quad (5.1)
\]

where \( Q \) is the total charge in coulombs on each electrode or conductor and \( V \) is the voltage between the two conductors in volts. At the positive polarity the charge is positive, whereas at the negative polarity it is negative. Field lines start from the positive plate and terminate at negative plate.

The basic structure of a capacitor as shown in Figure 5.1 consists of two parallel plates also called electrodes, each of area \( A \) and separated by an insulator or dielectric material of thickness \( d \) and permittivity \( \varepsilon_0 \varepsilon_{rd} \), where \( \varepsilon_0 \) and \( \varepsilon_{rd} \) are free-space permittivity and relative dielectric constant, respectively [1–8]. Gauss’s law gives the total charge on each plate:
Figure 5.1 Basic parallel plate capacitor configuration.

\[ Q = \int_{s} \varepsilon_0 \varepsilon_r E_x \cdot ds = \varepsilon_0 \varepsilon_r E_x A \]  

where \( E_x \) (V/d) is the electric field produced by the applied voltage \( V \). From (5.1) and (5.2),

\[ C = \varepsilon_0 \varepsilon_r \frac{A}{d} = \varepsilon_0 \varepsilon_r \frac{W \times \ell}{d} \]  

where \( W \) and \( \ell \) are the width and length of one of the plates. Equation (5.3) does not include the effect of fringing field. Equation (5.3) can be expressed in commonly used units as follows:

\[ C = 0.2249 \varepsilon_r \frac{W \times \ell}{d} \quad \text{(pF), } W, \ell, \text{ and } d \text{ in inches} \quad (5.4a) \]

\[ C = 8.85 \times 10^{-3} \varepsilon_r \frac{W \times \ell}{d} \quad \text{(pF), } W, \ell, \text{ and } d \text{ in millimeters} \quad (5.4b) \]

\[ C = 8.85 \times 10^{-6} \varepsilon_r \frac{W \times \ell}{d} \quad \text{(pF), } W, \ell, \text{ and } d \text{ in microns} \quad (5.4c) \]

A unit of capacitance is the farad (F) and depending on its value it can be expressed in microfarads (\( \mu F \) or \( 10^{-6} F \)), nanofarads (nF or \( 10^{-9} F \)), picofarads
Capacitors

(pF or $10^{-12}$ F), or sometimes in very small values, femtofarads (fF or $10^{-15}$ F).

Generally, low-frequency bypass capacitor values are expressed in microfarads and nanofarads, RF and microwave bypass and tuning capacitors are expressed in picofarads, and parasitic or fringing capacitance is written in femtofarads.

Almost every chip capacitor has a rectangular area. Other shapes such as octagonal and circular are also used in MMICs, as discussed in the next chapter. Rounded corner capacitors have higher yields in terms of electrostatic discharge failure. Table 5.1 lists plate areas of several possible geometries for the parallel-plate monolithic capacitors.

5.2 Capacitor Parameters

Selection of a particular capacitor depends on the application at hand. When selecting a capacitor, one should consider several of its parameters including capacitance value, tolerances, thermal stability or temperature coefficient, the quality factor $Q$, equivalent series resistance, series resonant frequency, parallel resonant frequency, dissipation factor, voltage rating, current rating, insulation resistance, time constant, physical requirements, and cost. These are briefly discussed in this section.

5.2.1 Capacitor Value

Chip or discrete capacitors are available [9–11] in a large range of capacitance values. A typical range for RF and microwave applications is from 0.1 pF to 1 $\mu$F. In monolithic circuits their range is from 0.05 to 100 pF.

<table>
<thead>
<tr>
<th>Geometry</th>
<th>Width</th>
<th>Dimensions</th>
<th>Radius</th>
<th>Area A</th>
</tr>
</thead>
<tbody>
<tr>
<td>Square</td>
<td>$W$</td>
<td>$W$</td>
<td></td>
<td>$W \times W$</td>
</tr>
<tr>
<td>Rectangle</td>
<td>$W$</td>
<td>$\ell$</td>
<td>$r$</td>
<td>$\pi r^2$</td>
</tr>
<tr>
<td>Circle</td>
<td>$W$</td>
<td>$\ell$</td>
<td>$a$</td>
<td>$1/4 na^2 \cot(180^\circ/n)$, where $n$ is the number of sides</td>
</tr>
<tr>
<td>Regular polygon</td>
<td>$W$</td>
<td>$\ell$</td>
<td>$a, b$</td>
<td>$1/2 a \times b \sin \theta$, where $\theta$ is the angle between sides $a$ and $b$</td>
</tr>
</tbody>
</table>

Table 5.1
Surface Area of Various Geometries
5.2.2 Effective Capacitance

For chip capacitors, the nominal capacitance value is measured at 1 MHz and in typical RF applications the operating frequency is much higher. Because the capacitor has an associated parasitic series inductance as shown in Figure 5.2(a), the impedance of the capacitance (neglecting series resistance) can be written

\[ Z_c = j \left[ \omega L_s - \frac{1}{\omega C} \right] = -\frac{j}{\omega C} \left[ 1 - \omega^2 L_s C \right] \]  \hspace{1cm} (5.5)

or

\[ Z_c = -\frac{j}{\omega C_e} \]  \hspace{1cm} (5.6a)

where

\[ C_e = C \left[ 1 - \omega^2 L_s C \right]^{-1} = C \left[ 1 - (\omega/\omega_s)^2 \right]^{-1} \]  \hspace{1cm} (5.6b)

Here \( \omega_s \) is the series resonant frequency \( (= 1/\sqrt{L_s C}) \), which is discussed in Section 5.2.7. The equivalent capacitance \( C_e \) is known as the effective capacitance and below the resonance frequency, its value is generally greater than the nominal specified value.

5.2.3 Tolerances

Chip capacitors are available with tolerances of \( \pm 5\% \), \( \pm 10\% \), and \( \pm 20\% \). For matching and other circuits, one needs tight tolerance capacitors, whereas for bypass or dc block applications, \( \pm 20\% \) tolerance is generally acceptable. Typical tolerances in monolithic capacitors are better than \( \pm 10\% \).

5.2.4 Temperature Coefficient

The rate of change of capacitance value with temperature is known as its temperature coefficient (TC) and is expressed in parts per million per degree
Celsius (ppm/°C). A smaller value of TC is desirable in most applications, where circuit stability with temperature is of prime importance. The TC value may be negative or positive. Sometimes, by selecting the right TC value, the circuit’s temperature dependence might be minimized. Small-value capacitors have a TC value of less than ±50 ppm/°C. The TC value for monolithic capacitors using silicon nitride is about +30 ppm/°C.

5.2.5 Quality Factor

Quality factor is an important FOM for capacitors and measures the capacitor’s capability to store energy. When a capacitor is represented by a series combination of capacitance $C$ and resistance $R_s$ as shown in Figure 5.2(b), the quality factor, $Q$ is defined by the following relation:

$$Q = \frac{1}{\omega CR_s} = \frac{1}{2\pi f CR_s}$$  \hspace{1cm} (5.7)

where $\omega = 2\pi f$, and $f$ is the operating frequency. For discrete capacitors, the value of $Q$ is typically measured at low frequencies. Figure 5.3(a) shows typical measured $Q$ values of ATC series 180, case R chip capacitors. For a 22-pF capacitor, the $Q$ is greater than 100 at 1 GHz.

5.2.6 Equivalent Series Resistance

All capacitors exhibit parasitic inductance due to their finite size and series resistance due to contact and electrode resistance. This series resistance is commonly known as ESR, and is an important parameter in circuit design using capacitors. Chip capacitors with extra-low ESR values are also available. Figure 5.3(b) shows typical measured ESR values for ATC series 180, case R chip capacitors. For a 22-pF capacitor, the ESR value is about 0.05 ohm at 1 GHz.

5.2.7 Series and Parallel Resonances

Unlike inductors, from the equivalent circuit shown in Figure 5.4, we see that capacitors have both series and parallel resonance frequencies where the series and first parallel resonance frequencies are dominant. Below the series resonance frequency, the capacitor works as a capacitor as designed. However, above the resonance frequency, the capacitor’s total reactance is inductive and it becomes again capacitive after the first parallel resonance frequency.

A lumped-element equivalent circuit of a capacitor is shown in Figure 5.4, where $L_s$ is the electrode inductance and $C_p$ is the parasitic parallel capacitance. The impedance of the capacitance between the two electrodes can be written
Figure 5.3  Typical performance of ATC chip capacitors: (a) $Q$ versus capacitance and (b) ESR versus capacitance.

Figure 5.4  Equivalent circuit of a parallel plate capacitor.
\[ Z_c = \frac{1}{j\omega C_p + \left( R_s + j\omega L_s + \frac{1}{j\omega C} \right)^{-1}} \]  

(5.8)

Thus, the value of \( Z_c \) is infinite (because of \( C \) and \( C_p \)) at dc and decreases with frequency. Finally it becomes zero at infinite frequency (because of inductance \( L_s \)). However, as shown in Figure 5.5, the behavior of \( Z_c \) is nonideal. Figure 5.5 also shows variations of an ideal inductor \( L \), for an ideal capacitor \( C \), and for a parasitic capacitor \( C_p \). When \( C >> C_p \), at frequency \( \omega_s \), the reactances of series elements \( C \) and \( L_s \) become equal, that is, \( \omega_s L_s = \frac{1}{\omega_s C} \), resulting in total reactance equal to zero. The frequency \( \omega_s \) at which this happens is called the **series resonant frequency** (SRF), and the capacitor’s impedance is equal to resistor \( R_s \). Thus, at SRF, a capacitor mounted in a series configuration is represented by a small resistor and its insertion loss is low. As the frequency increases, the reactance of the capacitance becomes very small and the reactances of the parallel elements \( L_s \) and \( C_p \) become equal, that is, \( \omega_p L_s = \frac{1}{\omega_p C_p} \). The frequency \( \omega_p \) at which this occurs is known as the **parallel resonant frequency** (PRF), and the capacitor becomes a very large resistor whose value is given by

\[ R_p = \frac{1}{R_s (\omega_p C_p)^2} \]  

(5.9)

Thus, at PRF, \( R_p \) is infinite when \( R_s = 0 \).

**Figure 5.5** Variation of input impedance of ideal series inductor, series capacitor and parallel capacitor, and parallel plate capacitor.
5.2.8 Dissipation Factor or Loss Tangent

The *dissipation factor* (DF) of a capacitor is defined as a ratio of the capacitor’s series resistance to its capacitive reactance, that is,

\[
DF = \omega CR_s = \frac{1}{Q} = \tan \delta \tag{5.10}
\]

where \( Q \) was defined earlier in (5.7). The dissipation factor tells us the approximate percentage of power lost in the capacitor and converted into heat. For example, \( DF = \tan \delta = 0.01 \) means that the capacitor will absorb 1% of total power. To dissipate negligible power, one needs a capacitor with very high \( Q \) on the order of 1,000 to 10,000.

5.2.9 Time Constant

In a circuit when an ideal capacitor \( C \) is connected in series with a resistor \( R \), and a dc voltage is applied, it takes a finite time \( \tau \) to charge the capacitor to the applied voltage. This is known as the *time constant* and is given by

\[
\tau = RC \tag{5.11}
\]

where \( \tau \), \( R \), and \( C \) are expressed in seconds, ohms, and farads, respectively.

5.2.10 Rated Voltage

The maximum voltage that can be applied between the capacitor terminals safely without affecting its reliability or destroying it, is known as the *rated voltage* or *working voltage*. The value of the rated voltage for chip capacitors is between 50 and 500V, whereas for monolithic capacitors, it is less than 100V. A typical value for Si\(_3\)N\(_4\) capacitors is about 50V.

5.2.11 Rated Current

The maximum current allowed to pass through a capacitor without destroying or overheating it is known as the *rated current* or *maximum current rating*. The rated current is either limited due to the breakdown voltage of the capacitor or power dissipated. In the former case, it depends on the frequency of operation and the capacitance value, whereas in the latter case, it depends on the ESR value.
5.3 Chip Capacitor Types

Chip capacitors are of the parallel plate type and are an integral part of RF and microwave ICs. Their sizes are generally much smaller than the operating wavelength. They are made by sandwiching high-dielectric-constant materials between parallel plate conductors. Dielectric materials used are of ceramic or porcelain or similar type material. Generally, they do not have leads. These capacitors can be connected using surface mounting techniques or soldered or they are epoxied and connected with gold wires or ribbons. The dielectric in a capacitor can be of the single layer type as shown in Figure 5.1 or of the multilayer dielectric type as shown in Figure 5.6.

5.3.1 Multilayer Dielectric Capacitor

If a capacitor is made using different dielectric layers (Figure 5.6) with dielectric constant values of $\epsilon_{r1}$, $\epsilon_{r2}$, ..., $\epsilon_{rn}$ and thickness $d_1$, $d_2$, ..., $d_n$, the equivalent dielectric constant, $\epsilon_{req}$, is given by

$$
\epsilon_{req} = \left[ \sum_{m=1}^{n} \frac{d_m}{d_T \epsilon_{rm}} \right]^{-1}
$$

(5.12)

where $d_m$ is the thickness and $\epsilon_{rm}$ is the dielectric constant of the $m$th layer, and $d_T$ is the total thickness, that is,

$$
d_T = d_1 + d_2 + \ldots + d_n
$$

(5.13)
For example: for two layers

\[
\epsilon_{req} = \left[ \frac{\frac{1}{(d_1 + d_2)} \left( \frac{d_1}{\epsilon_{r1}} + \frac{d_2}{\epsilon_{r2}} \right) \epsilon_{r1} \epsilon_{r2}}{d_1 \epsilon_{r2} + d_2 \epsilon_{r1}} \right]^{-1}
\]

(5.14)

and the capacitance \( C \) is expressed as:

\[
C = 8.854 \times 10^{-6} \epsilon_{req} \frac{A}{d} \text{ (pF)}
\]

where \( A \) and \( d \) are in square microns and microns, respectively.

### 5.3.2 Multiplate Capacitor

The capacitance of a multiplate commonly known as a *multilayer capacitor* having \( n \) plates as shown in Figure 5.7 can be calculated using the following relation:

\[
C = 8.854 \times 10^{-6} \epsilon_{r} A (n - 1) \frac{1}{d} \text{ (pF)}
\]

(5.15)

where area \( A \) is in square microns and \( d \) is in microns. In this relation it is assumed that the overlap area \( A \) and separation between plates are constant for all plates. Because there are \( 2.54 \times 10^{4} \mu \text{m} \) in an inch,

\[\text{Figure 5.7 Multiplate capacitor configuration.}\]
The characterization of multilayer capacitors (MLCs) has been described in the literature [12–20]. This includes accurate analytical models, series, parallel, and higher order resonances, field distributions, and power ratings. It is not within the scope of this book to go into such detail, and readers are referred to the above-mentioned references.

5.4 Discrete Parallel Plate Capacitor Analysis

Because chip capacitors in RF and microwave circuits are connected in various configurations and because mechanical orientation influences the parasitic parameters, their approximate analyses are discussed next.

5.4.1 Vertically Mounted Series Capacitor

A parallel plate capacitor is used commonly as a dc block in MICs, where the microstrip line has a gap and the capacitor is mounted as shown in Figure 5.8(a). In this case the capacitor can be treated as an open-ended stub connected in series between two microstrip lines. The equivalent circuit for this configuration can be represented as shown in Figure 5.8(b). Ignoring the open-end effects, the input impedance of the capacitor is given by

\[
Z_{\text{in}} = Z_{0c} / \tanh (\gamma \ell) = Z_{0c} \frac{1 + j \tanh (\alpha \ell) \cdot \tan (\beta \ell)}{\tanh (\alpha \ell) + j \tan (\beta \ell)}
\]  

(5.17)

where \( Z_{0c} \) is the characteristic impedance of the capacitor considered as a transmission line in vertical direction, \( \ell \) is the length of the capacitor, and \( \gamma = \alpha + j \beta \) is the propagation constant of the capacitor line.

For capacitor dimensions much smaller than the operating wavelength, the single-layer capacitor’s characteristic impedance is given by

\[
Z_{0c} = \frac{120 \pi}{\sqrt{\epsilon_r d W/l}} \quad \text{for } W/d, \epsilon_r >> 10
\]  

(5.18a)

or

\[
Z_{0c} = \frac{120 \pi}{\sqrt{\epsilon_r d}} \left[ W/l d + 0.443 + \frac{\epsilon_r d + 1}{2 \pi \epsilon_r d} \ln \frac{\pi \epsilon_r (W/l d + 0.94)}{2} \right]^{-1}
\]  

(5.18b)
where \( \epsilon_{rd} \), \( W \), and \( d \) are the capacitor’s dielectric constant, width and thickness, respectively (Figure 5.8). More accurate \( Z_{0c} \) will be the average of the above two equations and \( \beta = \frac{2 \pi \sqrt{\epsilon_{rd}}}{\lambda_0} \).

Using ABCD matrix, the insertion loss (in decibels) of the capacitor can be calculated using the transmission coefficient given by

\[
IL = -20 \log T = -20 \log \left| \frac{2}{A + B/Z_0 + CZ_0 + D} \right| \tag{5.19}
\]

where \( Z_0 \) is the characteristic impedance of the microstrip as well as the source and load impedance.

For series impedance \( Z_{in} \), \( A = 1, B = Z_{in}, C = 0, D = 1 \), and

\[
IL = 20 \log \left| 1 + 0.5Z_{in}/Z_0 \right| \tag{5.20}
\]
When a capacitor has a series resonance, $\beta \ell = (2n - 1) \pi/2$ ($n = 1, 2, \ldots$), or $\ell = (2n - 1) \lambda/4$ and from (5.17) and (5.20),

$$IL = 20 \log \left[1 + 0.5Z_{0c} \tanh (\alpha \ell)/Z_0\right]$$  \hspace{1cm} (5.21)

For $Z_{0c} = 20\Omega$, $Z_0 = 50\Omega$, and $\alpha \ell = 0.1$,

$$IL = 20 \log \left[1 + 0.5 \times 20 \times 0.0997/50\right] \text{ dB} = 0.17 \text{ dB}$$

In the case of parallel resonance, $\beta \ell = 2n\pi/2$ ($n = 1, 2, \ldots$) or $\ell = n\lambda/2$ and from (5.17) and (5.20)

$$IL = 20 \log \left[1 + 0.5Z_{0c}/\left[Z_0 \tanh (\alpha \ell)\right]\right] = 9.56 \text{ dB}$$  \hspace{1cm} (5.22)

Thus, for a high-$Q$ capacitor ($\alpha \ell \ll 1$) the insertion loss in the series resonance is much less than the insertion loss in the parallel resonance case. This is also verified by measurements as shown in Figure 5.9. For the configuration in Figure 5.8, when the capacitor is “ideal” the insertion loss is zero for the series resonance and infinite for the shunt resonance.

![Figure 5.9](image-url)  
Measured transmission response of a microstrip-mounted series chip capacitor: (a) magnitude and (b) phase.
5.4.2 Flat-Mounted Series Capacitor

Another series connection is shown in Figure 5.10(a) and for a lossless case its equivalent circuit is shown in Figure 5.10(b), where $Y_c$ is the capacitor’s admittance given by

$$Y_c = jY_{0c} \frac{2 \sin (\beta \ell)}{1 + \cos (\beta \ell)} = j2Y_{0c} \tan (\beta \ell/2) \quad (5.23a)$$

$$\cong jY_{0c} \beta \ell \quad (5.23b)$$

where $Y_{0c}$ is the characteristic admittance of the capacitor considered as a transmission line along the length $\ell$, and $L_w$, $L_c$, and $L_m$ are the bond wire, capacitor, and microstrip line inductance, respectively. Approximate expressions for $L_c$ and $L_m$ are given next:

$$L_c = [Z_{0c}\sqrt{\varepsilon_{rd} / \ell}] \ell \quad (5.24a)$$

$$L_m = [Z_0\sqrt{\varepsilon_{re} / \ell}] \ell \quad (5.24b)$$

where $Z_{0c}$ and $Z_0$ are the characteristic impedances of the capacitor and microstrip line, respectively. In this case series resonance occurs when $\beta \ell = \pi$ and parallel resonance takes place when $\beta \ell = 2\pi$. In an actual circuit, the series

\[ Figure 5.10 \text{ Horizontal-parallel plate chip capacitor: (a) microstrip mounting and (b) EC model.} \]
resonance will occur sooner due to series inductors $L_w$ and $L_c$ and the parallel resonance is not significantly influenced by the series inductors [6].

5.4.3 Flat-Mounted Shunt Capacitor

Let us consider a bypass capacitor connected at the end of a microstrip line, where the top plate is wire bonded to a microstrip and the bottom plate is soldered or silver epoxied on a ground plane. Figure 5.11 shows this configuration as well as its distributed EC model. Here $L_w$ and $C_o$ represent the wire bond inductance and open-end fringing capacitance of the capacitor. The input admittance $Y_{inc}$ of the shunt capacitor is given by

$$Y_{inc} = Z_{0c} \frac{j \omega C_0 + Z_{0c} \tanh (\gamma \ell)}{Z_{0c} + j \omega C_0 \tanh (\gamma \ell)}$$ (5.25)

In this case the input impedance of the wire-bonded capacitor becomes

![Grounded-parallel plate chip capacitor: (a) microstrip connection and (b) EC model.](image)

**Figure 5.11** Grounded-parallel plate chip capacitor: (a) microstrip connection and (b) EC model.
\[ Z_{\text{in}} = j\omega L_w + \frac{1}{j\omega C_o + Y_{\text{inc}}} \]  \hspace{1cm} (5.26)

where \( Z_{0e} \) and \( \gamma \) are defined in the previous section.

### 5.4.4 Measurement-Based Model

Accurate models of chip capacitors can be developed by making \( S \)-parameter measurements in a series mounting configuration as shown in Figure 5.12(a). The devices are mounted across 50-\( \Omega \) microstrip lines on a high-purity alumina substrate as the \( S \)-parameter measurements are made in a 50-\( \Omega \) system. The thickness of the alumina substrate is usually 15 mil, whereas 25 mil can be used below C-band and 10 mil is recommended above X-band. The device’s \( S \)-parameter data are de-embedded using TRL standards on the alumina substrate. At RF frequencies below 2 GHz, FR-4 PCBs are also used. A simplified equivalent circuit is shown in Figure 5.12(b).

The \( S \)-matrix of Figure 5.12(b) is given by

![Figure 5.12](image)

*Figure 5.12* (a) Series mounting of a chip capacitor in microstrip environment and (b) EC representation.
\[
\begin{bmatrix}
S_{11} & S_{12} \\
S_{21} & S_{22}
\end{bmatrix} = \frac{1}{Z + 2Z_0} \begin{bmatrix}
Z & 2Z_0 \\
2Z_0 & Z_0
\end{bmatrix}
\] (5.27a)

Here,

\[
S_{11} = \frac{Z}{Z + 2Z_0}
\] (5.27b)

\[
S_{21} = \frac{2Z_0}{Z + 2Z_0}
\] (5.27c)

If \(S_{21r}\) and \(S_{21i}\) are the real and imaginary parts of \(S_{21}\), then

\[
\frac{R_s + j\omega L_s - \frac{j}{\omega C} + 2Z_0}{2Z_0} = \frac{S_{21r} - jS_{21i}}{S_{21r}^2 + S_{21i}^2}
\] (5.28)

Equating real and imaginary parts,

\[
R_s = 2Z_0 \left[ \frac{S_{21r}}{S_{21r}^2 + S_{21i}^2} - 1 \right]
\] (5.29a)

\[
\frac{1}{\omega C} - \omega L_s = \frac{2Z_0 S_{21i}}{S_{21r}^2 + S_{21i}^2}
\] (5.29b)

At series resonance \(\omega_s\), the angle of \(S_{21} = 0\) and

\[
L_s = \frac{1}{C\omega_s^2}
\] (5.30)

and (5.29b) becomes

\[
C = \left[ 1 - \frac{\omega_s^2}{\omega_s^2} \right] \frac{S_{21r}^2 + S_{21i}^2}{2\omega Z_0 S_{21i}}
\] (5.31)

Thus, the capacitor EC model parameters are determined from (5.29), (5.30), and (5.31) or extracted by computer optimization. The simplified model is valid when capacitor dimensions are much smaller than the wavelength and does not predict the parallel and higher order series and parallel resonances.
An EC model for a capacitor that predicts higher order resonances is shown in Figure 5.13 [18], where \( C_s \) and \( C_g \) represent the interaction between the capacitor bond pads and substrate mounting. Additional RLC elements such as \( L_1, L_2, C_1, C_2, R_1, \) and \( R_2 \) are added to predict higher order resonances. The 0805 style capacitor has a footprint of \( 2.0 \times 1.25 \text{ mm}^2 \), and results in a \( C_g \) value of 0.154 pF when mounted on 31-mil-thick FR-4 substrate [18]. The model parameter values can be determined either from analytical expressions given in [18] or extracted by computer optimization. EC model parameters for 15- and 22-pF 0805 style ceramic multilayer capacitors are given in Table 5.2 [18]. The expression for \( L_s \) is given by

\[
L_s = \left[ a + bf^2 \right] K_g
\]

(5.32)

where

\[
K_g = K_{ga} - K_{gb} \ln \left( \frac{W_{\text{cap}}}{b} \right)
\]

(5.33)

Here \( f \) is the operating frequency in gigahertz, \( W_{\text{cap}} \) is the width of the capacitor, and \( b \) is the thickness of the substrate on which the capacitor is mounted. The values of \( R_s \) are same as ESR at 1 GHz. As a first-order approximation, the values of \( K_{ga}, K_{gb}, \) and \( b \) for the 15-pF capacitor are assumed to be the same as those for a 22-pF capacitor.

Figure 5.13 Substrate-dependent EC model of ceramic multilayer chip capacitor.
Table 5.2
EC Model Parameters for 15- and 22-pF 0805 Style Ceramic Multilayer Capacitors
Extracted by Computer Optimization

<table>
<thead>
<tr>
<th>Parameter</th>
<th>15-pF</th>
<th>22-pF</th>
</tr>
</thead>
<tbody>
<tr>
<td>$K_{ga}$</td>
<td>0.654</td>
<td>0.654</td>
</tr>
<tr>
<td>$K_{gb}$</td>
<td>0.283</td>
<td>0.283</td>
</tr>
<tr>
<td>$a$ (nH)</td>
<td>1.53</td>
<td>1.49</td>
</tr>
<tr>
<td>$b$ (nH/GHz)</td>
<td>−0.016</td>
<td>−0.016</td>
</tr>
<tr>
<td>$C$ (pF)</td>
<td>15</td>
<td>22</td>
</tr>
<tr>
<td>$R_1$ (Ω)</td>
<td>0.11</td>
<td>0.11</td>
</tr>
<tr>
<td>$C_2$ (pF)</td>
<td>0.016</td>
<td>0.016</td>
</tr>
<tr>
<td>$C_3$ (pF)</td>
<td>0.154</td>
<td>0.154</td>
</tr>
<tr>
<td>$C_4$ (pF)</td>
<td>0.019</td>
<td>0.029</td>
</tr>
<tr>
<td>$L_1$ (nH)</td>
<td>71.995</td>
<td>74.764</td>
</tr>
<tr>
<td>$R_1$ (Ω)</td>
<td>38.458</td>
<td>38.426</td>
</tr>
<tr>
<td>$C_2$ (pF)</td>
<td>0.0258</td>
<td>0.050</td>
</tr>
<tr>
<td>$L_2$ (nH)</td>
<td>22.070</td>
<td>15.945</td>
</tr>
<tr>
<td>$R_2$ (Ω)</td>
<td>22.091</td>
<td>14.481</td>
</tr>
</tbody>
</table>

5.5 Voltage and Current Ratings

For high-voltage, high-power applications, circuit designers must have maximum voltage, current, and power handling ratings for the components they intend to use in their circuit designs. For chip capacitors such ratings depend on the materials used in the fabrication, capacitance value, and the area.

5.5.1 Maximum Voltage Rating

For chip capacitors, the maximum voltage rating depends on the breakdown voltage ($V_B$) between the plates. For porcelain capacitors the dielectric field strength is greater than 1,000 V/mil of dielectric thickness, whereas high-K materials such as barium titanate (BaTiO$_3$) have a much lower dielectric field strength value. Typical values of $V_B$ for porcelain capacitors are 200V to 500V. Many times, the surface breakdown due to sharp edges, contamination, and surrounding humidity conditions sets the working voltage ratings rather than internal breakdown voltage between plates. Surface breakdown occurs outside of the device package and is also known as the flashover voltage.

5.5.2 Maximum RF Current Rating

If $V_B$ is the capacitor’s breakdown voltage and $V_d$ is the dc applied voltage, the maximum (rms) current $I_{mv}$ allowed to pass through a capacitor $C$ is given by
\[ I_{mv} = \frac{1}{\sqrt{2}} (V_B - V_a) \omega C \] (5.34)

Thus, for given values of \( V_B \), \( V_a \), and \( C \), the maximum current is proportional to the operating frequency. For example, for \( V_B = 200V, V_a = 10V, \) and \( C = 5 \) pF, the values of \( I_{mv} \) are 4.22 and 21.1A at 1 GHz and 5 GHz, respectively.

### 5.5.3 Maximum Power Dissipation

At higher frequencies and larger values of capacitance, the maximum value of current in a capacitor is limited by the maximum allowed power dissipation, due to the finite value of ESR. If \( P_{\text{dis}} \) is the maximum allowed power dissipation, the maximum current \( I_{mp} \) is given by

\[ I_{mp} = \sqrt{\frac{P_{\text{dis}}}{\text{ESR}}} \] (5.35)

where \( P_{\text{dis}} \) is calculated based on the thermal resistance and the maximum allowed temperature rise of the capacitor.

Calculation of the thermal resistance of single-layer and multilayer chip capacitors is complex and an approximate analysis is described here [9]. In this analysis, the heat removed from the capacitor is considered to be only by conduction. The thermal conductivity of electrodes and dielectric layers is considered constant up to 125°C, the maximum operating temperature of the capacitor. The heat sinking has been assumed in the direction of current flow. Because some heat removal will occur as a result of convection and radiation, as well as through vertical paths, the values for thermal resistance calculated next are relatively conservative providing extra margins in the current ratings.

The thermal resistance of the chip capacitors is calculated by considering Figure 5.14, where \( A \) is the terminal cross-section area (in centimeters) normal to heat flow and \( \ell \) is the separation (in centimeters) between two terminals at temperature \( T_1 \) and \( T_2 \). If \( P_{\text{dis}} \) is the power dissipated (in watts), \( R_{\text{TH}} \) is the thermal resistance (°C/W) of the capacitor and \( K \) is the thermal conductivity (W/cm-°C) of the medium between terminals 1 and 2. The temperature difference between terminals 1 and 2 is given by

\[ \Delta T = T_2 - T_1 = P_{\text{dis}} R_{\text{TH}} \] (5.36a)

where

\[ R_{\text{TH}} = \frac{\ell}{KA} \] (5.36b)
The thermal resistance of a multilayer capacitor is determined by considering the structure as shown in Figure 5.15. In this configuration, first the total power dissipated due to electrode and dielectric losses in a vertical column of length $d_x$ at a position of $x$ from terminal 1, is calculated, then thermal resistances $R_{TH1x}$ and $R_{TH2x}$ are calculated. Equations (5.36a) and (5.36b) then become

$$\Delta T_x = P_{disx} \frac{R_{TH1x} R_{TH2x}}{R_{TH1x} + R_{TH2x}}$$

(5.37)

**Figure 5.14** Heat flow diagram representation of a chip capacitor.

**Figure 5.15** Cross-sectional views of a chip capacitor for thermal resistance calculations.
\[ R_{TH1x} = \frac{x}{KA} \]  
\[ R_{TH2x} = \frac{\ell + \ell' - x}{KA} \]

where

\[ P_{\text{diss}} = i^2 R_x d_x + i^2 (\tan \delta \omega \Delta C)^{-1} \]

Here, \( i \) is the total current at plane \( x \), \( R_x \) is the total resistance per unit length of electrodes, and \( \Delta C \) is the capacitance of length \( d_x \). The thermal equivalent circuit of Figure 5.15 is shown in Figure 5.16, where heat generation is in the middle and several thermal resistances are defined as:

- \( R_{THd} \) = thermal resistance of dielectric for the heat flow over length \((\ell + \ell')/2\);
- \( R_{THm} \) = thermal resistance of parallel combination of all electrodes for the heat flow over length \((\ell - \ell')/2\);
- \( R_{THms} \) = thermal resistance of parallel combination of all short electrodes for the heat flow over length \((\ell + \ell')/2\);
- \( R_{THdl} \) = thermal resistance of parallel combination of dielectric from the ends of electrodes to the opposite terminal of the capacitor for the heat flow over length \( \ell' \).

The expressions for various thermal resistances are given next:

\[ R_{THd} = \frac{0.5(\ell + \ell')}{K_d A_d} \]

Figure 5.16  Schematic for a thermal resistance calculation for metal and dielectric layer.
where $N$ is the number of electrodes, the cross-sectional area of one electrode is $A_m = Wt$ and of $N$ electrodes is $NWt$, and the cross-sectional area of the dielectric is $A_d = W'H - NWt$. Here $t$, $W$, $W'$, $d$, and $H$ are electrode thickness, electrode width, total capacitor width, separation between electrodes, and capacitor height, respectively. The subscripts $d$ and $m$ designate dielectric and metal, respectively. Assuming a symmetrical configuration, the thermal resistance of the capacitor [for the heat generated at $x = (\ell + \ell')/2$] can be written as

$$R_{THC} = \frac{0.5}{\frac{1}{R_{THd}} + \frac{1}{R_{THm}} + \frac{1}{R_{THms}} + \frac{1}{R_{THdl}}}$$

(5.40)

Table 5.3 provides chip capacitor dimensions, number of electrodes, thermal conductivity and thermal resistance values, and maximum power dissipation for several ATC capacitors. For high-power applications, 100B series capacitors can handle approximately twice as much power as 100A series.

### 5.6 Capacitor Electrical Representation

#### 5.6.1 Series and Shunt Connections

When $n$ capacitors (having capacitance values $C_1, C_2, \ldots, C_n$) are connected in series, the total capacitance $C_T$ is given by

$$C_T = \frac{1}{\frac{1}{C_1} + \frac{1}{C_2} + \ldots + \frac{1}{C_n}}$$

(5.41)
Table 5.3
Thermal Resistance Calculations for Electrodes, Dielectric Layers, and Chip Capacitors [9]*

<table>
<thead>
<tr>
<th>Electrodes</th>
<th>Cap value (pF)**</th>
<th>1</th>
<th>100</th>
<th>1</th>
<th>100</th>
<th>1,000</th>
</tr>
</thead>
<tbody>
<tr>
<td>N = number of electrodes</td>
<td>2</td>
<td>28</td>
<td>2</td>
<td>18</td>
<td>62</td>
<td></td>
</tr>
<tr>
<td>ℓ (cm)</td>
<td>0.1</td>
<td>0.1</td>
<td>0.22</td>
<td>0.22</td>
<td>0.22</td>
<td></td>
</tr>
<tr>
<td>ℓ’ (cm)</td>
<td>0.04</td>
<td>0.04</td>
<td>0.06</td>
<td>0.06</td>
<td>0.06</td>
<td></td>
</tr>
<tr>
<td>A_m (cm²)</td>
<td>0.00006</td>
<td>0.00006</td>
<td>0.000141</td>
<td>0.000141</td>
<td>0.000141</td>
<td></td>
</tr>
<tr>
<td>N A_m (cm²)</td>
<td>0.00012</td>
<td>0.00168</td>
<td>0.000282</td>
<td>0.002538</td>
<td>0.00874</td>
<td></td>
</tr>
<tr>
<td>K_m (W/cm·°C)</td>
<td>0.6991</td>
<td>0.6991</td>
<td>0.6991</td>
<td>0.6991</td>
<td>0.6991</td>
<td></td>
</tr>
<tr>
<td>R_THm (°C/W)</td>
<td>1,670</td>
<td>120</td>
<td>1,420</td>
<td>158</td>
<td>46</td>
<td></td>
</tr>
<tr>
<td>R_THms (°C/W)</td>
<td>715</td>
<td>51</td>
<td>812</td>
<td>90</td>
<td>26</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Dielectric</th>
<th>ℓ + ℓ’ (cm)</th>
<th>0.14</th>
<th>0.14</th>
<th>0.28</th>
<th>0.28</th>
<th>0.28</th>
</tr>
</thead>
<tbody>
<tr>
<td>A_cap (cm²)</td>
<td>0.02</td>
<td>0.02</td>
<td>0.07</td>
<td>0.07</td>
<td>0.07</td>
<td></td>
</tr>
<tr>
<td>A_d</td>
<td>0.01988</td>
<td>0.0183</td>
<td>0.06972</td>
<td>0.06746</td>
<td>0.06126</td>
<td></td>
</tr>
<tr>
<td>K_d (W/cm·°C)</td>
<td>0.1256</td>
<td>0.1256</td>
<td>0.1256</td>
<td>0.1256</td>
<td>0.1256</td>
<td></td>
</tr>
<tr>
<td>R_THd (°C/W)</td>
<td>28</td>
<td>30</td>
<td>16</td>
<td>16.5</td>
<td>18</td>
<td></td>
</tr>
<tr>
<td>R_THdl (°C/W)</td>
<td>5310</td>
<td>380</td>
<td>3390</td>
<td>376</td>
<td>109</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Capacitor</th>
<th>R_THC (°C/W)</th>
<th>13.7</th>
<th>11.4</th>
<th>7.9</th>
<th>7.2</th>
<th>5.9</th>
</tr>
</thead>
<tbody>
<tr>
<td>Maximum power dissipation (W)</td>
<td>7.3</td>
<td>8.8</td>
<td>12.7</td>
<td>13.9</td>
<td>16.9</td>
<td></td>
</tr>
</tbody>
</table>

*For maximum power dissipation calculations, internal and heat sink temperatures are 125°C and 25°C, respectively.
**The first two capacitors are from the 100A series and last three are from the 100B series in the ATC catalog.

and its value is always less than the value of the smallest capacitor. To increase the capacitance value, the capacitors are connected in parallel. In this case the total capacitance becomes

\[
C_T = C_1 + C_2 + \ldots + C_n
\]  

(5.42)

where \( C_T \) is larger than the largest value of the capacitor. Impedance, admittance and transmission phase angle formulas for various combinations of capacitors are given in Table 5.4.
Capacitors

Table 5.4
Impedance, Admittance, and Transmission Phase Angle Representations of Capacitors, with $R = 0$

<table>
<thead>
<tr>
<th>Capacitor Configuration</th>
<th>Impedance $Z = R + jX$</th>
<th>Admittance $Y = 1/Z$</th>
<th>Phase Angle $\phi = \tan^{-1}(X/R)$</th>
</tr>
</thead>
<tbody>
<tr>
<td>$\text{-}j/\omega C$</td>
<td>$j\omega C$</td>
<td>$\text{-}\pi/2$</td>
<td></td>
</tr>
<tr>
<td>$-(j/\omega)(1/C_1 + 1/C_2)$</td>
<td>$j\omega C_1 C_2/(C_1 + C_2)$</td>
<td>$\text{-}\pi/2$</td>
<td></td>
</tr>
<tr>
<td>$-j/\omega(C_1 + C_2)$</td>
<td>$j\omega(C_1 + C_2)$</td>
<td>$\text{-}\pi/2$</td>
<td></td>
</tr>
</tbody>
</table>

When a voltage is applied across a group of capacitors in parallel, each capacitor is at the same voltage. However, when a voltage $V$ is applied across a combination of capacitors connected in series, the voltage $V_i$ across $C_i$ capacitor is given by

$$V_i = V \frac{C_i}{C_T}$$

(5.43)

5.6.2 Network Representations

At RF and the lower end of the microwave frequency band, the capacitor can be represented by its capacitance value $C$. If $Z_0$ is the characteristic impedance of the lines across which the capacitor is connected, the $ABCD$-, $S$-parameter-, $Y$-, and $Z$-matrices for a capacitor $C$ connected in series and shunt configurations are given in Table 5.5, where $\omega$ is the operating radial frequency. As discussed in Section 5.6, when resistance and parasitic inductance are included in the capacitor model, results in Table 5.5 may be used by replacing $j\omega C$ with $Y_c$ or $1/Z_c$, where $Y_c$ and $Z_c$ are the admittance and impedance of the capacitor, respectively.

The discussion on capacitors is continued in Chapters 6 and 7, where monolithic and interdigital capacitors are treated in detail, respectively.
Table 5.5
ABCD-, S-, Y-, and Z-Matrices for Ideal Lumped Capacitors

<table>
<thead>
<tr>
<th>ABCD Matrix</th>
<th>S-Parameter Matrix</th>
<th>Y-Matrix</th>
<th>Z-Matrix</th>
</tr>
</thead>
<tbody>
<tr>
<td>[ \begin{bmatrix} \frac{1}{\omega C} &amp; -j \frac{1}{\omega C} \ 0 &amp; 1 \end{bmatrix} ]</td>
<td>[ \begin{bmatrix} \frac{1}{\omega C} &amp; 2Z_0 \ \frac{-j}{\omega C} + 2Z_0 &amp; -j \frac{1}{\omega C} \end{bmatrix} ]</td>
<td>[ \begin{bmatrix} j\omega C &amp; -j\omega C \ -j\omega C &amp; j\omega C \end{bmatrix} ]</td>
<td>[ \begin{bmatrix} -j \frac{1}{\omega C} &amp; -j \frac{1}{\omega C} \ j\frac{1}{\omega C} &amp; j\frac{1}{\omega C} \end{bmatrix} ]</td>
</tr>
</tbody>
</table>

References


Monolithic Capacitors

Monolithic or integrated capacitors (Figure 6.1) are classified into three categories: microstrip, interdigital, and metal–insulator–metal (MIM). A small length of an open-circuited microstrip section can be used as a lumped capacitor with a low capacitance value per unit area due to thick substrates. The interdigital geometry has applications where one needs moderate capacitance values. Both microstrip and interdigital configurations are fabricated using conventional MIC techniques. MIM capacitors are fabricated using a multilevel process and provide the largest capacitance value per unit area because of a very thin dielectric layer sandwiched between two electrodes. Microstrip capacitors are discussed briefly below. The interdigital capacitors are the topic of the next chapter and MIM capacitors are treated in this chapter.

All metals printed on a GaAs substrate will establish a shunt capacitance to the backside ground plane, $C$, given by

$$C = C_p + C_e$$  \hspace{1cm} (6.1)$$

where $C_p$ is the parallel plate capacitance and $C_e$ is the capacitance due to edge effects. The parallel plate capacitance to the backside metal may be expressed as

$$C_p = A \times 152 \times 10^{-8} \text{ pF/} \mu \text{m}^2 \quad (75-\mu\text{m substrate}) \hspace{1cm} (6.2)$$

$$= A \times 91 \times 10^{-8} \text{ pF/} \mu \text{m}^2 \quad (125-\mu\text{m substrate})$$

where $A$ is the top plate area in square microns. As an approximation, $C_e$ can be taken as $[1]$. 

191
\[ C_e = P \times 3.5 \times 10^{-5} \text{ pF/\mu m} \quad (75-\mu \text{m substrate}) \quad (6.3) \]
\[ = P \times 5 \times 10^{-5} \text{ pF/\mu m} \quad (125-\mu \text{m substrate}) \]

where \( P \) is the perimeter of the capacitor in microns.

An accurate printed capacitor model must treat the capacitor as a microstrip section with appropriate end discontinuities as discussed in Chapter 14.

Monolithic MIM capacitors are integrated components of any MMIC process. Generally, larger value capacitors are used for RF bypassing, dc blocking, and reactive termination applications, whereas smaller value capacitors find usage as tuning components in matching networks. They are also used to realize compact filters, dividers/combiners, couplers, baluns, and transformers.

MIM capacitors are constructed using a thin layer of a low-loss dielectric between two metals. The bottom plate of the capacitor uses first metal, a thin unplated metal, and typically the dielectric material is silicon nitride (Si\(_3\)N\(_4\)) for ICs on GaAs and SiO\(_2\) for ICs on Si. The top plate uses a thick plated conductor to reduce the loss in the capacitor. The bottom plate and the top plate have typical sheet resistances of 0.06 and 0.007 \( \Omega \)/square, respectively, and a typical dielectric thickness is 0.2 \( \mu \)m. The dielectric constant of silicon nitride is about 6.8, which yields a capacitance of about 300 pF/mm\(^2\). The top plate is generally connected to other circuitry by using an airbridge or dielectric crossover, which provides higher breakdown voltages. Typical process variations for microstrip and MIM capacitors are compared in Table 6.1.

Normally MIM capacitors have two plates, however, three plates and two-layer dielectric capacitors have also been developed.

### 6.1 MIM Capacitor Models

Several models for MIM capacitors on GaAs substrate have been described in the literature [2–5]. These include both EC and distributed models, which are discussed next.

**Figure 6.1** Monolithic capacitor configurations: (a) microstrip, (b) interdigital, and (c) MIM.
### Table 6.1

Capacitance Variations of Microstrip and MIM Capacitors on GaAs Substrate

<table>
<thead>
<tr>
<th>Capacitor</th>
<th>Range</th>
<th>Design Uncertainty</th>
<th>Process Variation</th>
</tr>
</thead>
<tbody>
<tr>
<td>Microstrip (shunt only)</td>
<td>0.0–0.1 pF</td>
<td>±2%</td>
<td>±2%</td>
</tr>
<tr>
<td>MIM</td>
<td>1.0–30.0 pF</td>
<td>±5%</td>
<td>±10%</td>
</tr>
<tr>
<td>MIM</td>
<td>0.1–1.0 pF</td>
<td>±5%</td>
<td>±20%</td>
</tr>
<tr>
<td>MIM</td>
<td>0.05–0.1 pF</td>
<td>±5%</td>
<td>±30%</td>
</tr>
</tbody>
</table>

#### 6.1.1 Simple Lumped Equivalent Circuit

When the largest dimension of the MMIC capacitor is less than $\lambda/10$, in the dielectric film at the operating frequency, the capacitor can be represented by an equivalent circuit, as shown in Figure 6.2, where $B$ and $T$ depict the bottom and top plate, respectively. The model parameter values can be calculated from the following relations:

\[
C = \varepsilon_0 \varepsilon_{rd} \frac{W\ell}{d} = \varepsilon_{rd} \frac{10^{-15}}{36\pi} \frac{W\ell}{d} \text{ (F)}
\]  

(6.4a)

\[
R = \frac{2}{3} \frac{R_s}{W} \ell
\]

(6.4b)

\[
G = \omega C \tan \delta = \frac{1}{18} \varepsilon_{rd} f \frac{W\ell}{d} \times 10^{-6} \tan \delta \text{ (mho)}
\]

(6.4c)

where $\varepsilon_{rd}$ and $\tan \delta$ are the dielectric constant and loss tangent of the dielectric film, respectively; $R_s$ is the surface resistance of the bottom plate expressed in ohms per square; and $W$, $\ell$, and $d$ are in microns, and $f$ is in gigahertz. The value of $L$ can be obtained from (2.13a) in Chapter 2.

The conductor ($Q_c$) and dielectric ($Q_d$) quality factors can be expressed as

![Figure 6.2 EC model of a MIM capacitor.](image-url)
\[ Q_c = \frac{1}{\omega RC} = \frac{3W}{2\pi f 2R_s \ell C} = \frac{27 \times 10^6 d}{fR_s \ell^2 \varepsilon_r}, \]  

(6.5a)

\[ Q_d = \frac{1}{\tan \delta}, \]  

(6.5b)

where \( f \) is in gigahertz and \( \ell \) and \( d \) are in microns.

The total quality factor \( Q_T \) is given by

\[ Q_T = \left[ \frac{1}{Q_c} + \frac{1}{Q_d} \right]^{-1} \]  

(6.6)

Figure 6.3 shows another simple lumped EC. Model parameter values for MIM capacitors on a 125-\( \mu \)m-thick GaAs substrate are given in Table 6.2. The model parameters were extracted from measured \( S \)-parameter data as discussed in Chapter 2. Empirically fit closed-form values for such capacitors were obtained as follows:

\[ L (\text{nH}) = 0.02249 \times \log (10 \times C) + 0.01 \]  

(6.7a)

\[ C_1 (\text{pF}) = 0.029286 \times C + 0.007 \]  

(6.7b)

\[ C_2 (\text{pF}) = 0.00136 \times C + 0.004 \]  

(6.7c)

where \( C \) is capacitor value in picofarads, the substrate thickness is 125 \( \mu \)m, capacitor range is 1 to 30 pF, and the frequency range is dc to 19 GHz.

### 6.1.2 Coupled Microstrip-Based Distributed Model

Mondal [2] described a distributed lumped-element MIM capacitor model based on coupled microstrip lines. The model parameter values can be either extracted

![MIM capacitor and its EC model](image)
Table 6.2
Typical Model Parameter Values for MIM Capacitors

<table>
<thead>
<tr>
<th>C (pF)*</th>
<th>W = ℓ (μm)</th>
<th>L (nH)</th>
<th>C₁ (pF)</th>
<th>C₂ (pF)</th>
<th>Q** at 10 GHz</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.0</td>
<td>58</td>
<td>0.0325</td>
<td>0.001</td>
<td>0.0054</td>
<td>120.0</td>
</tr>
<tr>
<td>2.0</td>
<td>82</td>
<td>0.0393</td>
<td>0.0129</td>
<td>0.0067</td>
<td>60.0</td>
</tr>
<tr>
<td>5.0</td>
<td>130</td>
<td>0.0482</td>
<td>0.0219</td>
<td>0.0108</td>
<td>24.0</td>
</tr>
<tr>
<td>10.0</td>
<td>182</td>
<td>0.055</td>
<td>0.0363</td>
<td>0.0176</td>
<td>12.0</td>
</tr>
<tr>
<td>15.0</td>
<td>223</td>
<td>0.0589</td>
<td>0.0509</td>
<td>0.0244</td>
<td>8.0</td>
</tr>
<tr>
<td>20.0</td>
<td>258</td>
<td>0.0618</td>
<td>0.0656</td>
<td>0.0312</td>
<td>5.0</td>
</tr>
</tbody>
</table>

*Based on 300 pF/mm² MIM capacitance.
**Q = 1/ωCR.

from the measured two-port S-parameter data or approximately calculated as discussed later.

The cross-sectional view and the distributed model based on coupled transmission lines of a MIM capacitor are shown in Figure 6.4. The model parameters are defined as follows:

- \( L_{11} \) = inductance/unit length of the top plate;
- \( L_{22} \) = inductance/unit length of the bottom plate;
- \( L_{12} \) = mutual inductance between the plates/unit length of the capacitor;
- \( R_1 \) = loss resistance/unit length of the top plate;
- \( R_2 \) = loss resistance/unit length of the bottom plate;
- \( G \) = loss conductance of the dielectric/unit length of the capacitor;
- \( C_{12} \) = capacitance/unit length of the capacitor;
- \( C_{10} \) = capacitance with respect to ground/unit length of the top plate;
- \( C_{20} \) = capacitance with respect to the ground/unit length of the bottom plate.

\( C_{10} \) and \( C_{20} \) are due to substrate effects. The voltage and current equations, relating the model parameters, based on coupled-mode transmission lines can be written as follows:

\[
- \begin{bmatrix}
    \frac{\partial v_1}{\partial x} \\
    \frac{\partial v_2}{\partial x}
\end{bmatrix} = \begin{bmatrix}
    R_1 + j\omega L_{11} & j\omega L_{12} \\
    j\omega L_{12} & R_2 + j\omega L_{12}
\end{bmatrix} \begin{bmatrix}
    i_1 \\
    -i_2
\end{bmatrix}
\]  

(6.8)
where $\omega$ is the operating angular frequency. Equations (6.8) and (6.9) are solved for the $Z$-matrix [6] by applying the boundary conditions $i_1(x = \ell)$ and $i_2(x = 0) = 0$, and the values of the LE parameters are obtained by comparing the measured two-port $S$-parameters for the capacitor and converting it into the $Z$-matrix.

The LE parameter values can also be calculated by using analytical equations as described here:

$$C_{12} = \epsilon_0 \epsilon_{rd} \frac{W}{d}$$

(6.10)
\[
C_{20} = C_p + (C_2 - C_p) \cdot \frac{\varepsilon_{re}}{\varepsilon_r} \quad (6.11)
\]

\[
C_{10} = C_T - C_{20} \quad (6.12)
\]

where

\[
C_T = \left( \frac{Z_{0m} c}{\sqrt{\varepsilon_{re}}} \right)^{-1} \quad (6.13)
\]

\[
C_p = \varepsilon_0 \varepsilon_r \frac{W}{b} \quad (6.14)
\]

\[
C_2 = \frac{1}{2} \cdot \left( \frac{Z_{os} c}{\sqrt{\varepsilon_r}} \right)^{-1} \quad (6.15)
\]

and \(c\) is the velocity of light, \(Z_{0m}\) and \(\varepsilon_{re}\) are the characteristic impedance and effective dielectric constant of the microstrip (Figure 6.5) of capacitor width and GaAs as the substrate, respectively, and \(Z_{os}\) is the characteristic impedance of the stripline of width \(W\). Terms \(\varepsilon_r\) and \(\varepsilon_{rd}\) are the dielectric constants for the substrate and capacitor film, respectively. The various inductance values are calculated using the following relations:

**Figure 6.5** (a) Stripline used for calculating \(C_2\) capacitance and (b) microstrip used for calculating \(C_T\) capacitance.
\[ [L] = \frac{1}{c^2} \begin{bmatrix} C_{10} + C_{12} & \quad -C_{12} \\ -C_{12} & \quad C_{20} + C_{12} \end{bmatrix}_{\text{air}}^{-1} \] (6.16)

where

\[ [L] = \begin{bmatrix} L_{11} & \quad L_{12} \\ L_{12} & \quad L_{22} \end{bmatrix} \] (6.17)

and the element where \( C_{10}, C_{12}, \) and \( C_{20} \) are with \( \varepsilon_r = 1. \)

Table 6.3 shows model values that were obtained by fitting two-port \( S \)-parameter data on a 4-mil-thick GaAs substrate. The number of elements required to model a MIM capacitor are prohibitively large and have limited usage in circuit simulation.

### 6.1.3 Single Microstrip-Based Distributed Model

Sadir and Bahl [4] reported a simple and generalized distributed model for the MIM capacitors, based on microstrip line theory. The model element values have been related to the substrate thickness, thereby ensuring the capability of the model to accommodate different substrate thicknesses and also not be limited in terms of physical dimensions of the capacitor as long as width or length is less than half a wavelength. The model values have been validated by comparing the measured two-port \( S \)-parameter data obtained for several capacitors ranging from 0.5 to 30 pF on the 125-\( \mu \text{m} \)-thick substrate using TRL calibration techniques.

<table>
<thead>
<tr>
<th>Elements</th>
<th>Units</th>
<th>Calculated</th>
<th>Optimized</th>
</tr>
</thead>
<tbody>
<tr>
<td>( C_{10} )</td>
<td>pF/m</td>
<td>40</td>
<td>22</td>
</tr>
<tr>
<td>( C_{20} )</td>
<td>pF/m</td>
<td>200</td>
<td>300</td>
</tr>
<tr>
<td>( C_{12} )</td>
<td>pF/m</td>
<td>44,692</td>
<td>33,000*</td>
</tr>
<tr>
<td>( L_{11} )</td>
<td>nH/m</td>
<td>4,222</td>
<td>400</td>
</tr>
<tr>
<td>( L_{22} )</td>
<td>nH/m</td>
<td>421.6</td>
<td>340</td>
</tr>
<tr>
<td>( L_{12} )</td>
<td>nH/m</td>
<td>421</td>
<td>360</td>
</tr>
</tbody>
</table>

*Fabricated dielectric film was found to be 0.17 \( \mu \text{m} \) thick instead of nominal 0.14 \( \mu \text{m} \).
In the distributed EC (Figure 6.6), the bottom plate is considered to be a microstrip transmission line of the same width \( W \) and length \( \ell \) as are the dimensions of a capacitor. The shunt conductance \( G \) is the dielectric film loss of the capacitor. The series resistance \( R_o \) represents the conductor loss in the metallization of the bottom plate whose thickness is much less than the skin depth. \( C_1 \) is the modified fringing capacitance associated with the top plate, which can be calculated from the fringing capacitance [7, 8] using the following relation:

\[
C_f = C_T - C_p \tag{6.18}
\]

where the total capacitance \( C_T \) and the parallel plate capacitance \( C_p \) are obtained using (6.13) and (6.14). All of these capacitances are expressed per unit length. In the case of the MIM capacitor, the bottom plate acts as a “sink” for some of the field lines from the top plate. The fringing capacitance is optimized so that the model best fits the measured data. The optimized fringing capacitance value is related to the theoretical value by the following relation:

\[
C_1 = C_f \ell / 3 \tag{6.19}
\]

which can be simplified as

\[
C_1 \, (\text{pF}) = 1.11 \times 10^{-3} \left( \sqrt{\varepsilon_r \epsilon_0 / Z_{om}} - 0.034 W/h \right) \ell \tag{6.20}
\]

where \( \ell \) is the length of the capacitor in microns.

Figures 6.7 and 6.8 show an excellent correlation between the modeled values and the measured data for \( S_{21} \) and \( S_{11} \) for 2- and 10-pF capacitors. Figure 6.9 illustrates the variation of \( Q \)-factor for various capacitors as a function of frequency. As expected, higher capacitor values indicate lower \( Q \) at a given frequency. Figure 6.10 shows the series SRF of various capacitors. Table 6.4 summarizes the model parameters of several MIM capacitors.
When the MIM capacitor value is small, on the order of, say, 0.2 pF, the measured value of capacitance is always larger than the design value based on capacitance per unit area. This is due to the fact that the dielectric thickness along the periphery is thinner than at other places and this effect is more pronounced for smaller capacitor areas. Based on measured data an empirical
Figure 6.9  $Q$-factor versus frequency for various MIM capacitors on 125-μm-thick GaAs substrate.

Figure 6.10  Series SRF of various MIM capacitors on 125-μm-thick GaAs substrate.
Table 6.4
Distributed Model Values of the MIM Capacitors

<table>
<thead>
<tr>
<th>C (pF)</th>
<th>W (μm)</th>
<th>ℓ (μm)</th>
<th>ε_{re}</th>
<th>Z_{om}</th>
<th>C_1 (pF) (for h = 125 μm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.5</td>
<td>42</td>
<td>42</td>
<td>7.68</td>
<td>67.05</td>
<td>0.0014</td>
</tr>
<tr>
<td>2.0</td>
<td>82</td>
<td>82</td>
<td>8.08</td>
<td>52.3</td>
<td>0.0029</td>
</tr>
<tr>
<td>5.0</td>
<td>130</td>
<td>130</td>
<td>8.44</td>
<td>42.08</td>
<td>0.0049</td>
</tr>
<tr>
<td>10.0</td>
<td>182</td>
<td>182</td>
<td>8.75</td>
<td>35.51</td>
<td>0.0068</td>
</tr>
<tr>
<td>15.0</td>
<td>223</td>
<td>223</td>
<td>8.95</td>
<td>31.68</td>
<td>0.0084</td>
</tr>
<tr>
<td>20.0</td>
<td>258</td>
<td>258</td>
<td>9.13</td>
<td>28.63</td>
<td>0.0101</td>
</tr>
</tbody>
</table>

A relation was derived that relates the designed capacitor value $C$ to the measured value $C_m$ by the following equation:

$$C_m = C(1 + 0.012/C)$$  \hspace{1cm} (6.21)

where units are in picofarads.

### 6.1.4 EC Model for MIM Capacitor on Si

An EC model for MIM capacitors on Si using CMOS technology has been described by Xiong and Fusco [9]. The capacitor configuration and its EC model are shown in Figure 6.11. The parallel plate capacitance $C$ is calculated by using (6.4a) and the expressions for other parameters describing the parasitic effects are given below.

$$r(\Omega) = \frac{2}{3} \frac{\rho l}{W} \left( \frac{1}{\delta_1 (1 - e^{-t_1/\delta})} + \frac{1}{\delta_2 (1 - e^{-t_2/\delta})} \right)$$  \hspace{1cm} (6.22a)

$$\delta_1 = \begin{cases} t_1, & \delta > t_1 \\ \delta, & t_1 > \delta \end{cases}$$  \hspace{1cm} (6.22b)

$$\delta_2 = \begin{cases} t_2, & \delta > t_2 \\ \delta, & t_2 > \delta \end{cases}$$  \hspace{1cm} (6.22c)

$$\delta = \sqrt{\frac{2\rho}{2 \times 10^{-4} \pi^2 f}}$$  \hspace{1cm} (6.22d)

$$L_1 = \frac{2}{3} (L_1 + L_2)$$  \hspace{1cm} (6.22e)
L_1 = 2 \times 10^{-4} l \left( \ln \frac{2l}{W + t_1} + 0.5 + \frac{W + t_1}{3l} \right) \quad (6.22f)

L_2 = 2 \times 10^{-4} l \left( \ln \frac{2l}{W + t_2} + 0.5 + \frac{W + t_2}{3l} \right) \quad (6.22g)

g_1 = \frac{1}{\omega C \tan \delta} \quad (6.22h)
\[ C_{ox} = 0.5 \times 10^3 Wl\varepsilon_{ox}/(36 \times 3.14159 d_{ox}) \]  
(6.22i)

\[ g^2 = \frac{1}{\omega C_{ox} \tan \delta_{ox}} \]  
(6.22j)

\[ C1 = \frac{1}{2} \cdot l \cdot W \cdot \varepsilon_r / h \]  
(6.22k)

\[ r1 = \frac{2}{l \cdot W \cdot G_{sub}} \]  
(6.22l)

where \( W, l, t_1, t_2, b, \) and \( d_{ox} \) are in microns, capacitance is in picofarads, and inductance is in nanohenries. The substrate conductance per unit area is \( G_{sub} \).

### 6.1.5 EM Simulations

#### 6.1.5.1 One-Port MIM Capacitor Connection

When a MIM bypass capacitor is grounded through a via hole, the feed line or stub may be connected to the capacitor at various locations as shown in Figure 6.12. The Si₃N₄ capacitor value in this figure is approximately 10 pF and feed line width is 20 \( \mu \)m. Configurations (a) and (b) are approximately similar in electrical behavior, whereas in configurations (c) and (d) the capacitors are electrically shorter, that is, the parasitic effect is lower. Table 6.5 gives the phase angle of \( S_{11} \) EM simulated \([10]\) at reference plane A. The GaAs substrate thickness is 75 \( \mu \)m. In configurations (c) and (d), the 10-pF capacitor’s effective physical length is calculated to be 38% and 72% shorter, respectively, with respect to configuration (a). As a first-order approximation, the decrease in capacitor’s length is independent of substrate thickness and capacitance value.

#### 6.1.5.2 Two-Port MIM Capacitor Connection

Usually in monolithic ICs, the two port connections to MIM capacitor electrodes as shown in Figure 6.13(a) are on the opposite sides and have a colinear nature. The models described in the previous sections are valid for this assumption. Occasionally, due to electrical and physical requirements, the two port connections made as shown in Figure 6.13(b) are not colinear. In this case, as a first-order approximation, models based on a colinear assumption may be used for most applications. However, when one of the connecting ports moves perpendicular to the other one, as shown in Figure 6.13(c, d), the parasitic portion of the capacitor model is modified and its effect on the circuit performance becomes noticeable at higher frequencies. The effect is more pronounced when the two ports come closer to each other. Figure 6.14 shows the variation
of $S_{11}$ magnitude and $S_{21}$ phase as a function of frequency for the four different 5-pF capacitor configurations shown in Figure 6.13. As ports 1 and 2 come closer, as expected, the electrical length becomes shorter and its effect on $S_{11}$ magnitude is also more pronounced. The feed line width used in this case is 20 $\mu$m.

6.1.5.3 Three-Port MIM Capacitor Connection
When a capacitor is connected using three ports, the situation becomes more complex and the parasitic portion of the model is modified including three-port discontinuity effects, depending on the connecting lines. Figure 6.15 shows
Table 6.5
EM Simulated Phase Angle of $S_{11}$ for Various Feed Configurations Connected to a 10-pF MIM Capacitor, with GaAs Substrate Thickness of 75 μm

<table>
<thead>
<tr>
<th>Frequency (GHz)</th>
<th>a</th>
<th>Feed Configuration</th>
<th>b</th>
<th>c</th>
<th>d</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>−168.8</td>
<td>−163.5</td>
<td>−162.7</td>
<td>−162.1</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>−174.8</td>
<td>−174.9</td>
<td>−173.8</td>
<td>−172.8</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>180.0</td>
<td>179.9</td>
<td>−178.5</td>
<td>−177.1</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>176.4</td>
<td>176.4</td>
<td>178.4</td>
<td>−179.7</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>173.3</td>
<td>173.4</td>
<td>175.9</td>
<td>178.2</td>
<td></td>
</tr>
<tr>
<td>12</td>
<td>170.6</td>
<td>170.7</td>
<td>173.8</td>
<td>176.5</td>
<td></td>
</tr>
<tr>
<td>14</td>
<td>168.1</td>
<td>168.1</td>
<td>171.7</td>
<td>175.0</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>165.6</td>
<td>165.7</td>
<td>169.8</td>
<td>173.5</td>
<td></td>
</tr>
<tr>
<td>18</td>
<td>163.2</td>
<td>163.3</td>
<td>167.9</td>
<td>172.2</td>
<td></td>
</tr>
<tr>
<td>20</td>
<td>160.8</td>
<td>160.9</td>
<td>166.1</td>
<td>170.8</td>
<td></td>
</tr>
</tbody>
</table>

Figure 6.13 Two-port connections of MIM capacitors: (a) colinear, (b) offset linear, and (c, d) orthogonally fed.

four different configurations and their simulated phase for $S_{21}$ and $S_{31}$ is shown in Figure 6.16. Note that the phase of $S_{31}$ is a strong function of the locations of ports 1 and 2.

6.2 High-Density Capacitors

RF and microwave circuits require high-value bypass capacitors to provide a very low impedance for RF signals and to suppress low-frequency instabilities
due to feedback or bias oscillations. On MMICs, it is not possible to utilize such capacitors because they occupy a large area due to the low value of dielectric constant of the commonly used silicon nitride (Si₃N₄) material. Such circuits are connected with external capacitors on a carrier or in a package, resulting in a higher parts count and an increase in the package size and assembly costs. To overcome these drawbacks and minimize the wire bond effects at higher
frequencies, MIM capacitors fabricated with very high dielectric materials are required. This section deals with such materials as well as with other techniques used to increase many-fold the capacitance per unit area.

### 6.2.1 Multilayer Capacitors

A MIM capacitor’s density can be increased by using a multiplate structure as discussed in the previous chapter. However, this configuration is not readily available in the monolithic form because the multilevel metal layers in the complex IC process are not available. A two-layer capacitor using metal–insulator–metal–insulator–metal (MIMIM) in the 0.18-μm Cu/SiO₂ interconnect CMOS IC technology has been developed [11]. Figure 6.17(a) shows the cross-sectional view of a MIMIM capacitor having length $\ell$ and width $W$. The capacitor dielectric film was 0.07-μm-thick Si₃N₄. The capacitance densities are 850 and 1,700 pF/mm² for MIM and MIMIM capacitors, respectively. Figure 6.17(b) shows a simplified EC model used for these capacitors on a Si substrate. Measured breakdown voltage values for MIM and MIMIM capacitors
were almost the same and the values were greater than 40V for $10^4 \mu\text{m}^2$ capacitor area and about 30V for a $10^5 \mu\text{m}^2$ capacitor area. Table 6.6 compares EC model parameters for MIM and MIMIM capacitors with $W = 50 \mu\text{m}$ and $\ell = 25 \mu\text{m}$. Figure 6.18 compares the series inductance of these capacitors when the capacitors aspect ratio $\ell/W = 0.5$. In this configuration the series inductance is lower because of the wider and shorter conductor used compared
Figure 6.17 (a) Cross-sectional view of a MIMIM capacitor on Si substrate and (b) EC model for MIM and MIMIM capacitors.

Table 6.6
EC Model Parameters for MIM and MIMIC Capacitors with $25 \times 50 \mu m^2$ Size on Si Substrate

<table>
<thead>
<tr>
<th></th>
<th>$C$ (pF)</th>
<th>$L_s$ (nH)</th>
<th>$R_s$ (Ω)</th>
<th>$C_{ox}$ (fF)</th>
<th>$R_{sub}$ (kΩ)</th>
</tr>
</thead>
<tbody>
<tr>
<td>MIM</td>
<td>1.02</td>
<td>0.128</td>
<td>0.61</td>
<td>7.01</td>
<td>4.50</td>
</tr>
<tr>
<td>MIMIM</td>
<td>1.91</td>
<td>0.124</td>
<td>0.36</td>
<td>8.49</td>
<td>4.03</td>
</tr>
</tbody>
</table>

Figure 6.18 Series inductance versus capacitance value for MIM and MIMIM capacitors having $\ell/W = 0.5$. 
to the conventional square geometry that gives rise to a higher resonant frequency. Figure 6.19 shows a MIM capacitor using four layers of metals in CMOS process.

6.2.2 Ultra-Thin-Film Capacitors

In general, MMIC capacitors use a 0.15- to 0.3-\(\mu\)m-thick layer of Si\(_3\)N\(_4\), which gives a capacitance density of 400 to 200 pF/mm\(^2\) and breakdown voltage in the range of 50 to 100V. The capacitance per unit area can be increased by either using ultra-thin films or employing high dielectric constant materials. Lee et al. [12] have reported increasing the capacitance density by using thinner layers of Si\(_3\)N\(_4\). They obtained high-quality Si\(_3\)N\(_4\) layers using a remote PECVD technique and achieved 0.02- to 0.1-\(\mu\)m-thick layers with dielectric breakdown voltage on the order of \(3.5 \times 10^2\) V/\(\mu\)m. Since in several wireless applications, operating voltages are on the order of 3 to 4V, using 0.06-\(\mu\)m-thick Si\(_3\)N\(_4\) is a viable approach to achieve a capacitance density of about 1,200 pF/mm\(^2\). For such films, the achievable breakdown voltage is about 20V. Figure 6.20 shows the variation of capacitance density as a function of dielectric thickness. The capacitance density increases from 725 to about 3,000 pF/mm\(^2\) by reducing the Si\(_3\)N\(_4\) thickness from 0.1 to 0.02 \(\mu\)m, which corresponds to an increase of capacitance by a factor of 4.14 when the dielectric thickness is reduced by a factor of 5.
6.2.3 High-K Capacitors

A higher value of capacitance per unit area can also be obtained by using a higher dielectric constant material, such as tantalum oxide (Ta$_2$O$_5$) [13–16]. Such capacitors can be realized either using anodized Ta anodes to make Ta$_2$O$_5$ thin film or using reactively sputtered Ta$_2$O$_5$ film. Anodized Ta$_2$O$_5$ capacitors have lower operating frequency and capacitance density than the sputtered Ta$_2$O$_5$ capacitors. Sputtered Ta$_2$O$_5$ capacitors with dielectric film thicknesses of 0.175 $\mu$m and capacitance values of 1,430 pF/mm$^2$ have been reported [13]. Measured insertion loss for a 29-pF capacitor was about 0.1 dB up to 9 GHz.

For MMICs, Ta$_2$O$_5$ is one of the most suitable materials because of its high dielectric constant ($\varepsilon_{rd} \approx 25$) value. High quality and high-K thin films were developed by mixing very high-K titanium oxide (TiO$_x$) into tantalum oxide (TaO$_x$). A low-temperature deposition process using reactive pulsed dc magnetron sputtering was used to develop high-K composite and multilayered TaO$_x$-TiO$_y$ materials for high-density capacitors [15]. Both materials have a dielectric constant value 70% to 100% greater than that of tantalum oxide. The multilayered structure consists of several alternating layers of the two dielectrics, with the thickness ratio and the total thickness of each pair being approximately 0.008 $\mu$m. In the composite material the percentage content of TiO$_y$ is about 22%. Table 6.7 summarizes capacitor parameters for several high-K films.

6.2.4 Fractal Capacitors

Samavati et al. [17] demonstrated that the parallel plate capacitance density can be increased by using cross-connected fractal metal geometries, which use both
### Table 6.7
MIM Capacitors Parameters for Several High-K Materials

<table>
<thead>
<tr>
<th>Film Type</th>
<th>$\epsilon_{rd}$</th>
<th>Thickness ($\mu$m)</th>
<th>Capacitance Density (nF/cm$^2$)</th>
<th>Leakage Current Density ($\mu$A/cm$^2$) at 0.5 MV/cm</th>
<th>Dielectric Strength (MV/cm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>TaO$_x$</td>
<td>22</td>
<td>0.2</td>
<td>97.3</td>
<td>0.005</td>
<td>5</td>
</tr>
<tr>
<td>TiO$_x$</td>
<td>67</td>
<td>0.2</td>
<td>296.2</td>
<td>10</td>
<td>0.9</td>
</tr>
<tr>
<td>TaO$_x$-TiO$_y$</td>
<td>38</td>
<td>0.2</td>
<td>168.0</td>
<td>1.2</td>
<td>2.3</td>
</tr>
<tr>
<td>TaO$_x$-TiO$_y$</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>multilayered</td>
<td>44</td>
<td>0.2</td>
<td>194.5</td>
<td>0.034</td>
<td>2.3</td>
</tr>
</tbody>
</table>

Parallel plate capacitance and lateral fringing field capacitance, similar to the interdigital structures discussed in the next chapter. Figure 6.21(a) shows a commonly used parallel plate capacitor and Figure 6.21(b) shows the top and bottom plates broken into cross-connected sections. When the lateral gap

![Figure 6.21](image-url)
between the plates is very small, structure (b) results in higher capacitance due to both the vertical electric flux and lateral electric flux lines. If a parallel plate area is divided onto large fractals each having much larger perimeters than its equivalent square or rectangle geometries, the lateral fringing field capacitance can be increased significantly, resulting in a very large total capacitance. This can be achieved with the help of CAD tools. A simple example is an interdigital parallel plate capacitor. A major difference between the interdigital parallel plate and fractal capacitors is that the latter structure is of a random nature and supports random flow of current. Due to random flow of current in the fractal capacitors they have much lower series inductance as compared to interdigital capacitors. Figure 6.21(c) shows a three-dimensional representation of a fractal capacitor using a single metal layer. Samavati et al. [17] have demonstrated about 23 times the parallel capacitance of a fractal capacitor using 0.6-μm spacing between the cross-connected fractal geometries. Thus, fractal capacitors add one more degree of freedom to the design of parallel plate capacitors. This approach can also be used in multilevel geometries [18].

### 6.2.5 Ferroelectric Capacitors

High-value capacitors have also been realized using ferroelectric materials [19–23] with high dielectric constant values. The commonly used ferroelectric materials at RF and microwave frequencies are barium strontium titanate Ba$_{0.5}$Sr$_{0.5}$TiO$_3$ (BSTO) and strontium titanate SrTiO$_3$ (STO). Although, BSTO and STO materials do not contain iron, they are called ferroelectric because their permittivity is a function of the dc electric field, analogous to a ferromagnetic material’s permeability dependency on the applied magnetic field. The dielectric constant value of a bulk BSTO ceramic material is about 1,000 and their maximum value occurs when no dc bias is applied. The dielectric constant value can be lowered by decreasing the barium content and increasing the oxide constant. In such materials, the dielectric constant value also depends on the operating temperature. Table 6.8 shows typical dielectric constant values for two compositions of BSTO materials at room temperature.

The temperature dependence of $\varepsilon_{rd}$ and tan $\delta$ for single-crystal SrTiO$_3$ ferroelectric material has been reported by Krupka et al. [24] and is summarized in Table 6.9. Because these values are taken from graphs they are approximate. The expansion coefficient of the SrTiO$_3$ material is about 10 ppm/°C.

In thin-film technology, BSTO films are pulsed laser ablated on a magnesium oxide (MgO) substrate ($\varepsilon_r \approx 9.7$). A general chemical formula for BSTO is Ba$_x$Sr$_{1-x}$TiO$_3$, where the Curie temperature is adjusted for a specific operating temperature by adjusting the value of $x$. Around the Curie temperature, the value of $\varepsilon_{rd}$ is constant over a narrow temperature range. The value of $x$ is about 0.5 to 0.6 for a Curie temperature of 25°C.
Table 6.8
Dielectric Constant and Loss Tangent of BSTO Materials at Room Temperature

<table>
<thead>
<tr>
<th>Frequency (GHz)</th>
<th>B$<em>{0.5}$Sr$</em>{0.5}$TiO$_3$</th>
<th>B$<em>{0.2}$Sr$</em>{0.8}$TiO$_3$</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Dielectric Constant</td>
<td>Loss Tangent</td>
</tr>
<tr>
<td>12.4</td>
<td>1,288</td>
<td>0.115</td>
</tr>
<tr>
<td>13.0</td>
<td>1,345</td>
<td>0.099</td>
</tr>
<tr>
<td>14.0</td>
<td>1,266</td>
<td>0.062</td>
</tr>
<tr>
<td>15.0</td>
<td>1,222</td>
<td>0.082</td>
</tr>
<tr>
<td>16.0</td>
<td>1,333</td>
<td>0.082</td>
</tr>
<tr>
<td>17.0</td>
<td>1,306</td>
<td>0.057</td>
</tr>
<tr>
<td>18.0</td>
<td>1,229</td>
<td>0.044</td>
</tr>
</tbody>
</table>

Table 6.9
Dielectric Constant and Loss Tangent of Single-Crystal SrTiO$_3$ Material at Various Temperatures

<table>
<thead>
<tr>
<th>Temperature (°C)</th>
<th>$\varepsilon_{rd}$</th>
<th>$\tan \delta \times 10^{-4}$</th>
</tr>
</thead>
<tbody>
<tr>
<td>-50</td>
<td>438</td>
<td>4.1</td>
</tr>
<tr>
<td>-25</td>
<td>380</td>
<td>4.5</td>
</tr>
<tr>
<td>0</td>
<td>350</td>
<td>4.8</td>
</tr>
<tr>
<td>+25</td>
<td>320</td>
<td>5.2</td>
</tr>
</tbody>
</table>

In BSTO or simply BST capacitors, dielectric thin films are also formed using a sol-gel technique [21]. The bottom plate electrode is of Ti/Pt while the top plate metal is Pt. The thickness and dielectric constant of the BST film are 0.25 $\mu$m and 300, respectively. The frequency dependence of a 100-pF BST capacitor is shown in Figure 6.22(a), whereas Figure 6.22(b) shows the temperature dependence of the capacitor. The frequency roll-off point is about 2 GHz, and the temperature coefficient is about 500 ppm/°C.

Data for the sputtered SrTiO$_3$ thin-film capacitors were also reported [20]. The dielectric constant value was about 100 and the dielectric film thickness was about 0.3 $\mu$m. The measured breakdown voltage was about 30V. Figure 6.23 shows the measured capacitance and insertion loss for various capacitor area values as a function of frequency. The measured insertion loss for 10-pF or higher values at 2 GHz was less than 0.05 dB.

Another SrTiO$_3$ film capacitor with a dielectric constant of 180 and having a frequency of operation up to 20 GHz was reported by Nishimura et al. [22].
Figure 6.22 BST capacitor: (a) capacitance versus frequency and (b) capacitance versus temperature. (From: [21]. © 1995 IEEE. Reprinted with permission.)

Figure 6.24 shows the I-V characteristics for a capacitor having $50 \times 50 \, \mu m^2$ area. The breakdown voltage defined by 10 mA/cm$^2$ leakage current was more than 50V for a 0.2-$\mu$m-thick SrTiO$_3$ film. The calculated capacitance value is almost 8,000 pF/mm$^2$. We use a parallel plate capacitance that is given by $\text{capacitance/mm}^2 = 8.854 \times 10^{-3} \varepsilon_{rd} / d \text{ pF/mm}^2$, where area and $d$ are in square millimeters and millimeters, respectively, and the area reduction for various dielectric constant value is given in Table 6.10.

6.3 Capacitor Shapes

Among various possible MIM capacitor shapes, rectangular, circular, and octagonal geometries are used, but the rectangular geometry is the most popular. These are briefly discussed next.
6.3.1 Rectangular Capacitors

The rectangular shape is the most popular because its layout is easy to draw, area calculations are simple, and connections are straightforward. One of the major problems with this geometry is the higher ESD failure due to sharp
corners. Noncolinear connections have higher discontinuity reactances at higher microwave frequencies, as discussed in Section 6.1.5.

### 6.3.2 Circular Capacitors

Circular capacitors are seldom used due to the higher complexity of their layout and their connections to other circuitry, especially wide lines. Because such configurations do not have sharp corners, ESD failures are lower compared to other geometries.

### 6.3.3 Octagonal Capacitors

When MIM capacitors are used in MMICs, generally two or more connections are made between the capacitors and other circuitry. Flexibility and compactness of the circuit layout mandate these connections to be made anywhere along the periphery of the capacitors. In such situations, any connection made off the straight path (noncolinear) at defined ports or connections made at right
 angles add extra reactances due to discontinuities in the current path in the circuit, which in turn degrade the MMIC performance. An octagonal MIM capacitor (Figure 6.25) structure for MMIC applications has the flexibility of multiport connections with minimum added discontinuity reactances [25], and also has much lower ESD failure due to tapered corners.

Advantages of this structure as compared to rectangular or square capacitors are as follows:

1. Chamfered corners reduce step discontinuity reactance between the feed line and the capacitor, which improves frequency performance of the MMICs.

2. Reduced bend discontinuity reactance for noncolinear feed points also improves frequency performance of the MMICs.

3. Provides more than four ports (eight total) for interconnections. When ICs require more than four ports for matching networks, it provides an ideal situation with reduced discontinuity reactances.

This structure in general has better performance at millimeter-wave frequencies compared to conventional rectangular-shaped capacitors. We simulated and tested several capacitor structures as shown in Figure 6.26 using 125-μm-thick GaAs substrate. The TRL calibration technique was used to accurately de-embed the components performance by measuring the S-parameters. Figure 6.27 compares the simulated reflection coefficients ($S_{11}$ or return loss in decibels) for the square-sided and octagonal-sided capacitors in straight and bend feed configurations. The results were obtained using a very accurate electromagnetic simulator. Lower values of $S_{11}$ for similar feed illustrate the improvement in the performance. Similar performance trends are shown in Figure 6.27 for the measured data.

Figure 6.25 (a, b) Octagonal MIM capacitor showing flexibility in multiport connections.
6.4 Design Considerations

In this section we describe several techniques to enhance the quality factor of capacitors, tunability of capacitors, and power-handling capability of capacitors.

6.4.1 $Q$-Enhancement Techniques

Several techniques to improve the $Q$-factor of MIM capacitors have been used, including thicker and high conductivity metal 1, increasing the aspect ratio (width is greater than length), and micromachining. These are briefly discussed in the following sections.

6.4.1.1 Thicker and High Conductivity Metal 1

In MIM capacitors, the bottom metal known as metal 1 is thin, and in Si technologies, it has low conductivity. The quality factor of MIM capacitors can be enhanced by using thicker and higher conductivity metal 1, as discussed in Chapter 3 (Section 3.2).

6.4.1.2 Aspect Ratio

The resistance of the bottom plate (metal 1) can be reduced by increasing the thickness and reducing the aspect ratio of the conductor and by using a higher...
Figure 6.27 Simulated and measured $S_{11}$ of square and octagonal capacitors having collinear and perpendicular feed: (a) simulated and (b) measured.

conductivity material. For standard fabrication processes, a conductor’s thickness and conductivity cannot be changed; however, the capacitor’s aspect ratio is at the designer’s disposal. For example, for a given capacitance value, $W = 2l$, Figure 6.28 lowers the dc resistance by a factor of 2, compared to the conventional square geometry, and also reduces the parasitic inductance and increases the series resonance frequency. The aspect ratio ($l/W$) of a capacitor can be decreased up to a point so that transverse effects (discontinuity and resonance) are negligible. Figure 6.28 shows the calculated value of $Q$ for a 5-pF capacitor having three different aspect ratios.

6.4.1.3 Micromachined MIM Capacitors on Si

The $Q$ of MIM capacitors on Si substrate is drastically improved using micromachining techniques [26–28], in which the parasitic substrate loss is reduced by removing Si below the bottom plate of a capacitor. A photograph of a MIM
Figure 6.28  $Q$-factor of a MIM capacitor for three aspect ratios: 1, 0.5, and 0.333.

A capacitor on a suspended membrane is shown in Figure 6.29(a). The capacitors were realized by sandwiching $\text{Al}_2\text{O}_3$ ($\varepsilon_{rd} = 9.9$) between a 1.4-$\mu$m-thick metal 2 and 0.6-$\mu$m-thick metal 1. The $p$-type Si substrate has a resistivity value of 3.5 $\Omega$-cm and the etch depth is about 100 $\mu$m. Measured and simulated $Q$-factor values for 2.6-pF capacitors fabricated directly on Si and on suspended SiN membrane are compared in Figure 6.29(b). The measured $Q$-value of a

Figure 6.29  (a) Photograph of a suspended MIM capacitor fabricated using Si technology and (b) comparison of measured and simulated $Q$-values of conventional and suspended MIM capacitors. (From: [27]. © 1996 IEEE. Reprinted with permission.)
suspended capacitor was greater than 100 at 2 GHz compared to less than 10 for the capacitor directly on Si substrate. The measured series resonance frequency was 15.9 GHz.

### 6.4.2 Tunable Capacitor

The voltage dependence of the dielectric constant of ferroelectric materials allows one to make variable voltage capacitors. Compared to varactor diodes, they have low voltage tunability, no junction noise, high speed, low cost, and are easily integrated with MMICs. Such components have applications in tunable filters, phase shifters, VCOs, and so on. The major disadvantage of such components lies in the fact that their operation is nonlinear and the capacitance tunability decreases with increasing signal power level [29].

Parallel plate capacitors were fabricated on Si substrates using 0.05-μm-thick Ba$_{0.7}$Sr$_{0.3}$TiO$_3$. The ferroelectric layer was grown using a metalorganic chemical vapor deposition (MOCVD) technique. The measured value of capacitance for a 50-× 50-μm$^2$ capacitor was 65 pF at 0V dc bias. The variation of $\varepsilon_{rd}$ versus dc bias using this capacitor is shown in Figure 6.30. The relative permittivity value was found to be constant over 45 to 500 MHz. The loss tangent value at 500 MHz was about 0.009 and the breakdown voltage was about 8V.

### 6.4.3 Maximum Power Handling

The power handling of MIM capacitors can be treated similar to that for chip capacitors as discussed in the previous chapter.

![Figure 6.30](image-url) Variation of $\varepsilon_{r}$ versus dc bias of a BST material. (From: [29]. © 2002 IEEE. Reprinted with permission.)
6.4.3.1 Maximum RF Current Rating

The maximum RF current limits due to breakdown voltage and power dissipation in a MIM capacitor are given by (5.34) and (5.35) in Chapter 5. If the breakdown voltage is much larger than the dc applied voltage, (5.34) becomes

\[
I_{mv} = \frac{V_B \omega C}{\sqrt{2}} \quad (6.23)
\]

Thus, the maximum current is proportional to \(V_B\), operating frequency, and capacitance \(C\). For a capacitor operating at 2 GHz, and with a breakdown voltage of 50V,

\[
I_{mv} = 0.444C \quad (6.24)
\]

where \(I_{mv}\) is in amperes and \(C\) is in picofarads. For ferroelectric and high-density capacitors, when the breakdown voltage is low, the current rating of MIM capacitors can be increased by connecting more capacitors in series. For example, when two capacitors of double capacitance value are used in series as shown in Figure 6.31, the current rating is increased by more than four times. Here for RF design, \(C_1 = 2C\) and the breakdown voltage across a series combination of two capacitors is doubled. Equation (6.24) then becomes

\[
I_{mv} = 1.776C \quad (6.25)
\]

6.4.3.2 Maximum RF Voltage Rating

The maximum RF voltage rating of a capacitor can be calculated by referring to Figure 6.32. If \(V_a\) is the dc applied voltage and \(P_o\) is the output power across the load, the maximum voltage (rms) across \(C\) is given by

\[
\text{Figure 6.31} \quad \text{Series connections of MIM capacitors to improve current ratings: (a) two-series capacitors in series configuration and (b) two-series capacitors in shunt configuration.}
\]
which should be less than \( V_B \). If \( V_{mc} > V_B \), the maximum working voltage of the capacitor can be increased by connecting more capacitors in series as shown in Figure 6.31(a). Equation (6.26) does not include any voltage standing wave effects as discussed in Chapter 14.

6.4.3.3 Maximum Power Dissipation

The maximum current rating of a capacitor is also determined from the maximum allowed power dissipation to maintain the capacitor’s temperature below the rated value, for example, 150°C for a monolithic MIM capacitor on GaAs substrate. If \( P_{\text{diss}} \) is the maximum allowed power dissipation, the maximum current is given by

\[
I_{mp} = \sqrt{\frac{P_{\text{diss}}}{\text{ESR}}}
\]  

(6.27)

where ESR is the effective series resistance of the capacitor. The maximum allowed power dissipation is calculated in the following.

The calculation of thermal resistance for a MIM capacitor is based on vertical heat flow as shown in Figure 6.33. Consider the RF power to be dissipated in both top and bottom conductors having the surface resistance of \( R_{ST} \) and \( R_{SB} \). Assuming the MIM capacitor as a square structure and ignoring dielectric losses, the temperature rise is given by

\[
\Delta T = P_{\text{DCT}} R_{THC} + (P_{\text{DCT}} + P_{\text{DCB}}) R_{THG}
\]  

(6.28)

where \( P_{\text{DCT}} \) and \( P_{\text{DCB}} \) are the power dissipated in the top and bottom plates and \( R_{THC} \) and \( R_{THG} \) are the thermal resistances of the capacitor and GaAs substrate. Assuming a 45° heat spreading rule for the bottom conductor only and a capacitor dielectric of Si\(_3\)N\(_4\) of thickness \( d \),
Figure 6.33  Heat flow schematic of a MIM capacitor.

\[ \Delta T = I^2 \left[ R_{ST} \frac{d}{K_{SN} \ell W} + (R_{ST} + R_{SB}) \frac{h}{K_{GaAs} \ell (W + 2h)} \right] \]  (6.29)

where \( K_{SN} \) and \( K_{GaAs} \) are the thermal conductivities of the Si\(_3\)N\(_4\) and GaAs, respectively. Table 6.11 lists the maximum power dissipation and \( I_{mp} \) for various capacitor values. The parameters used in the calculations are as follows:

\[ \ell = W = 0.5774 \times 10^{-2} \sqrt{C} \text{ cm} \]

\[ d = 0.2 \mu \text{m}, \quad h = 75 \mu \text{m} \]

\( K_{SN} = 0.1 \text{ W/cm} \cdot ^\circ \text{C} \) and \( K_{GaAs} = 0.294 \text{ W/cm} \cdot ^\circ \text{C} \) at 150°C

<table>
<thead>
<tr>
<th>( C ) (pF)</th>
<th>( P_{diss} ) (max) (W)</th>
<th>( I_{mp} ) (A)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.5</td>
<td>0.27</td>
<td>1.44</td>
</tr>
<tr>
<td>1.0</td>
<td>0.44</td>
<td>1.84</td>
</tr>
<tr>
<td>2.0</td>
<td>0.71</td>
<td>2.34</td>
</tr>
<tr>
<td>5.0</td>
<td>1.43</td>
<td>3.32</td>
</tr>
<tr>
<td>10.0</td>
<td>2.50</td>
<td>4.38</td>
</tr>
<tr>
<td>20.0</td>
<td>4.48</td>
<td>5.87</td>
</tr>
<tr>
<td>50.0</td>
<td>10.07</td>
<td>8.80</td>
</tr>
</tbody>
</table>
Monolithic Capacitors

\[ T_m = 150^\circ C, \ T_a = 25^\circ C, \ \Delta T = 125^\circ C \]

\[ R_{ST} = 0.007 \Omega, \ R_{SB} = 0.07 \Omega \]

and

\[ ESR = 0.13 \Omega \]

References


Interdigital Capacitors

In addition to overlay-type capacitors as described in Chapters 5 and 6, interdigital or interdigitated capacitors can be used as lumped circuit elements in microwave circuits, especially at higher microwave frequencies. The quality factor for such a capacitor is higher than that for overlay capacitors and they are much larger in size. The maximum capacitance per inch area of interdigital capacitors is less than 1% of that of the overlay type and therefore is not available in chip form.

The interdigital capacitor is a multifinger periodic structure as shown in Figure 7.1. Interdigital capacitors use the capacitance that occurs across a narrow gap between thin-film conductors. These gaps are essentially very long and folded to use a small amount of area. As illustrated in Figure 7.1, the gap meanders back and forth in a rectangular area forming two sets of fingers that are interdigital. By using a long gap in a small area, compact single-layer small-value capacitors can be realized. Typically, values range from 0.05 to about 0.5 pF. The capacitance can be increased by increasing the number of fingers, or by using a thin layer of high dielectric constant material such as a ferroelectric between the conductors and the substrate, or by using an overlay high-K dielectric layer, which also acts as a protective shield.

One of the important design considerations is to keep the size of the capacitor very small relative to a wavelength so that it can be treated as a lumped element. A larger total width-to-length ratio results in the desired higher shunt capacitance and lower series inductance. This type of capacitor can be fabricated by the hybrid technology used in the fabrication of conventional IC or MMIC technology and does not require any additional processing steps. This chapter describes the design and modeling of interdigital capacitors.
7.1 Interdigital Capacitor Models

Several methods have been used to characterize interdigital capacitors, including approximate analysis, $J$-inverter network equivalent representation, full-wave methods, and measurement-based models. These techniques are discussed next.

7.1.1 Approximate Analysis

Analysis and characterization of interdigital capacitors have been reported in the literature [1–8]. Data from earlier analyses [1–3], when compared with measured results, showed that these analyses were inadequate to describe capacitors accurately. The analyses were based on lossless microstrip coupled lines [1] and lossy coupled microstrip lines [2]. A more accurate characterization of these capacitors can be performed if the capacitor geometry is divided into basic microstrip sections such as the single microstrip line, coupled microstrip lines, open-end discontinuity, unsymmetrical gap, 90° bend, and T-junction discontinuities [5] as shown in Figure 7.2. This model provides better accuracy than the previously reported analyses. However, this method still provides an approximate solution, due to several assumptions in the grouping of subsections and does not include interaction effects between the basic microstrip sections described above. Figure 7.3 shows a simple EC model used to describe the characteristics of the interdigital capacitors shown in Figure 7.1. An approximate expression for the interdigital capacitance is given by [1]

$$C = \frac{\varepsilon_r + 1}{W} \ell \left[(N - 3)A_1 + A_2 \right]$$ (7.1)
Figure 7.2 The interdigitated capacitor and its subcomponents.

Figure 7.3 Lumped-element EC models of the interdigital capacitor: (a) low frequency and (b) high frequency.
where $C$ is the capacitance per unit length along $W'$, $A_1$ (the interior) and $A_2$ (the two exterior) are the capacitances per unit length of the fingers, $N$ is the number of fingers, and the dimensions $W'$ and $\ell$ are shown in Figure 7.1 and expressed in microns. For infinite substrate thickness (or no ground plane), $A_1 = 4.409 \times 10^{-6} \text{ pF/\mu m}$ and $A_2 = 9.92 \times 10^{-6} \text{ pF/\mu m}$. The total capacitance of an interdigital structure of length $\ell$ is expressed as

$$C = (\varepsilon_r + 1) \ell [(N - 3)A_1 + A_2] \text{ (pF)}$$

(7.2)

For a finite substrate, the effect of $h$ must be included in $A_1$ and $A_2$. In the final design, usually $S = W$ and $\ell \leq \lambda/4$. Approximate expressions for $A_1$ and $A_2$ are obtained by curve fitting the data given in [1]. These expressions are as follows:

$$A_1 = 4.409 \tanh \left[ 0.55 \left( \frac{h}{W} \right)^{0.45} \right] \times 10^{-6} \text{ (pF/\mu m)}$$

(7.3a)

$$A_2 = 9.92 \tanh \left[ 0.52 \left( \frac{h}{W} \right)^{0.5} \right] \times 10^{-6} \text{ (pF/\mu m)}$$

(7.3b)

The series resistance of the interdigital capacitor is given by

$$R = \frac{4}{3} \frac{\ell}{WN} R_s$$

(7.4)

where $R_s$ is the sheet resistivity in ohms per square of the conductors used in the capacitors.

The effect of metal thickness $t$ plays a secondary role in the calculation of capacitance. The $Q$ of this capacitor is given by

$$Q_c = \frac{1}{\omega CR} = \frac{3WN}{\omega C4\ell R_s}$$

(7.5)

The capacitance $C_j$ and inductance $L$ are approximately calculated on the basis that for $S/h \ll 1$, magnetic field lines do not loop around each finger but around the cross section of the interdigital width $W'$ (Figure 7.1). Under this assumption $L$ and $C_j$ are calculated from microstrip transmission-line theory using $\ell$ as the length of the structure. Here $C_j$ is half of the microstrip total shunt capacitance. Expressions for these quantities are given next:
Interdigital Capacitors

\[
L = \frac{Z_0 \sqrt{\varepsilon_{re}}}{c} \ell \quad (7.6a)
\]

\[
C_s = \frac{1}{2} \frac{\sqrt{\varepsilon_{re}}}{Z_0 c} \ell \quad (7.6b)
\]

where \( Z_0 \) and \( \varepsilon_{re} \) are calculated using \( W' \) and \( h \) microstrip parameters and \( c = 3 \times 10^{10} \) cm/s is the velocity of light in free space.

A general expression for the total series capacitance of an interdigital capacitor can also be written as [6]

\[
C = 2\varepsilon_0 \varepsilon_{re} \frac{K(k)}{K'(k)} (N - 1) \ell \quad (F) \quad (7.7a)
\]

\[
= \frac{10^{-11}}{18\pi} \varepsilon_{re} \frac{K(k)}{K'(k)} (N - 1) \ell \times 10^{-4} \quad (F)
\]

or

\[
C = \frac{\varepsilon_{re} 10^{-3}}{18\pi} \frac{K(k)}{K'(k)} (N - 1) \ell \quad (pF) \quad (7.7b)
\]

where \( \ell \) is in microns, \( N \) is the number of fingers, and \( \varepsilon_{re} \) is the effective dielectric constant of the microstrip line of width \( W \). The ratio of complete elliptic integral of first kind \( K(k) \) and its complement \( K'(k) \) is given by

\[
\frac{K(k)}{K'(k)} = \begin{cases} 
\frac{1}{\pi} \ln \left( \frac{2}{1 - \sqrt{k}} \right) & \text{for } 0.707 \leq k \leq 1 \\
\pi \ln \left[ \frac{1 + \sqrt{k^2}}{2} \right] & \text{for } 0 \leq k \leq 0.707
\end{cases} \quad (7.8a)
\]

\[
\frac{K(k)}{K'(k)} = \begin{cases} 
\frac{1}{\pi} \ln \left( \frac{2}{1 - \sqrt{k}} \right) & \text{for } 0.707 \leq k \leq 1 \\
\pi \ln \left[ \frac{1 + \sqrt{k^2}}{2} \right] & \text{for } 0 \leq k \leq 0.707
\end{cases} \quad (7.8b)
\]

and

\[
k = \tan^2 \left( \frac{a\pi}{4b} \right), \quad a = W/2, \quad \text{and} \quad b = (W + S)/2, \quad \text{and} \quad k' = \sqrt{1 - k^2} \quad (7.9)
\]

Design curves for interdigital capacitors are given in Figure 7.4 [9, 10]. The following example illustrates how to determine an interdigital capacitor’s EC model (Figure 7.3) parameters.
Example

Design a 0.5-pF interdigital capacitor on 125-μm-thick GaAs substrate (εᵣ = 12.9) using 5-μm-thick gold conductors having \( W = S = 10 \) μm. Also determine its series resonance frequency and \( Q_c \) at 10 GHz.

From Figure 7.4, the capacitance/area \( \equiv 300 \) pF/cm². Therefore, area \( A = 0.5/300 \text{ cm}^2 = 0.1667 \text{ mm}^2 \). Let us select the total width of the interdigital structure \( \equiv 300 \) μm, which is given as \( W' = (W + S)N - S \equiv 300 \) μm. This gives the number of fingers \( N \equiv 16 \), and final \( W' = 310 \) μm. Area \( A = \ell \times W' \) gives \( \ell = 538 \) μm. From Table 14.6 (Chapter 14), the values of \( L \) and \( C_s \) are given as \( L = 0.140 \) nH and \( C_s = 0.107 \) pF. From (7.4),

\[
R = 1.333 \frac{538 \times 0.0049}{10 \times 16} = 0.022\Omega
\]

The series resonance frequency, \( f_{\text{res}} \), is given by
Interdigital Capacitors

\[ f_{\text{res}} = \frac{1}{2\pi\sqrt{LC}} = \frac{1}{6.2832\sqrt{0.14 \times 0.5 \times 10^{-2}}} = 19.02 \text{ GHz} \]

From (7.5),

\[ Q_c = \frac{1}{6.2832 \times 10 \times 10^9 \times 0.5 \times 10^{-12} \times 0.022} = 1446.9 \]

The preceding calculations do not include the effect of skin depth, dielectric loss, and radiation loss at the open ends of microstrip fingers.

7.1.2 \textit{J-Inverter Network Equivalent Representation}

An interdigital capacitor like that shown in Figure 7.5(a) can be modeled using a \( \pi \)-network as shown in Figure 7.5(b). The reactances \( X_1 \) and \( X_2 \) represent the discontinuity effects between the feed lines and the capacitors, and the \( B \)'s are the susceptance parameters for the admittance matrix. \( R_1 \) and \( R_2 \) are the reference planes. Here the structure is assumed lossless. The equivalent \( J \)-inverter network is shown in Figure 7.5(c), where \( \phi_1 \) and \( \phi_2 \) denote the equivalent line lengths and \( J \) is the inverter susceptance, and they are related to the admittance matrix parameters by the following relations [11]:

\[
\frac{J}{\sqrt{Y_1 Y_2}} = \frac{\sin(-\phi_1/2) + \overline{B}_{11}\cos(-\phi_1/2)}{\overline{B}_{12}\sin(-\phi_2/2)}
\]

\[
\phi_1 = M_1 \pi + \tan^{-1}\left\{ \frac{2(\overline{B}_{11} + \overline{B}_{22}|\overline{B}|)}{1 + \overline{B}_{22}^2 - \overline{B}_{11}^2 - |\overline{B}|^2} \right\}
\]

\[
\phi_2 = M_2 \pi + \tan^{-1}\left\{ \frac{2(\overline{B}_{22} + \overline{B}_{11}|\overline{B}|)}{1 + \overline{B}_{11}^2 - \overline{B}_{22}^2 - |\overline{B}|^2} \right\}
\]

where \( \overline{B}_{11} = B_{11}/Y_1 \), \( \overline{B}_{22} = B_{22}/Y_2 \), \( \overline{B}_{12} = B_{12}/\sqrt{Y_1 Y_2} \), and \( |\overline{B}|^2 = \overline{B}_{11}\overline{B}_{22} - \overline{B}_{12}^2 \). \( M_1 \) and \( M_2 \) are the positive integer numbers. \( Y_1 \) and \( Y_2 \) are the characteristic admittances of two feed lines in the interdigital capacitor structure.

Several different structures were analyzed and their simulated data were reported by Zhu and Wu [11]. Figure 7.6 shows the inverter susceptance value and the equivalent electrical line lengths for several finger (\( N \)) values as a function of frequency. The substrate used is 1.27-mm-thick alumina, \( \epsilon_r = 10.2 \).
The electrical length increases monotonically and the susceptance parameter shows nonlinear behavior due to invalid lumped-element assumption, that is, \( L/\lambda \ll 0.05 \). The above-described model has applications in the design of end-coupled microstrip resonator filters and lumped-element filters using classical filter theory.

### 7.1.3 Full-Wave Analysis

Quasistatic and full-wave numerical methods have been extensively employed to analyze transmission lines and their discontinuities. The numerical data
obtained from these methods have been used to develop analytical and empirical design equations along with EC models to describe the electrical performance of planar transmission lines and their discontinuities, including microstrip coplanar waveguide and slot lines. These equations and EC models have been exclusively

Figure 7.6 Frequency variation of (a) J-inverter susceptance \( j \) and (b) equivalent electrical line lengths \( \phi_1 \) and \( \phi_2 \) for various values of \( N \). (From: [11]. © 2002 IEEE. Reprinted with permission.)
used in commercial microwave CAD tools. The EM simulators [12–17] as discussed in Section 2.4.4 play an important role in the simulation of single-layer elements such as transmission lines, patches, and their discontinuities; multilayer components, namely, inductors, capacitors, packages, and so on; and mutual coupling between various circuit elements. An accurate evaluation of the effects of radiation surface waves and interaction between components on the performance of densely packed MMICs can only be calculated using EM simulators.

Table 7.1 lists the physical parameters of a typical interdigital capacitor (Figure 7.1) analyzed using EM simulators, and Figures 7.7 and 7.8 compare the simulated performances [18–21].

### 7.1.4 Measurement-Based Model

Interdigital capacitor EC models have been developed using measured S-parameters for the structures. Although this approach gives quick and accurate results, it is limited to just the components measured. Table 7.2 summarizes the physical dimensions and the EC model parameters of several interdigital capacitors. Figure 7.9 compares commercial Agilent Eesof’s Touchstone Library model, EC model, and measured S-parameter data. Figure 7.9(a) shows excellent correlation between both models and the measured data at low frequencies for $S_{11}$. However, at frequencies above 6 GHz, the commercial model departs dramatically from the measured data. Figure 7.9(b) also illustrates the same phenomena on a polar plot by comparing $S_{21}$ of the two different models with the measured data.

#### Table 7.1
Parameters for the Interdigital Structures

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Substrate height, $h$</td>
<td>100 $\mu$m</td>
</tr>
<tr>
<td>Substrate dielectric constant, $\varepsilon_r$</td>
<td>12.9</td>
</tr>
<tr>
<td>Conductor thickness, $t$</td>
<td>0.8 $\mu$m</td>
</tr>
<tr>
<td>Conductor’s bulk conductivity, $\sigma$</td>
<td>$4.9 \times 10^7$ S/m</td>
</tr>
<tr>
<td>Substrate loss tangent, $\tan \delta$</td>
<td>0.0005</td>
</tr>
<tr>
<td>$W$</td>
<td>40 $\mu$m</td>
</tr>
<tr>
<td>$S$</td>
<td>20 $\mu$m</td>
</tr>
<tr>
<td>$\ell$</td>
<td>440 $\mu$m</td>
</tr>
<tr>
<td>$W'$</td>
<td>520 $\mu$m</td>
</tr>
<tr>
<td>$S'$</td>
<td>40 $\mu$m</td>
</tr>
<tr>
<td>$\ell'$</td>
<td>60 $\mu$m</td>
</tr>
<tr>
<td>Number of fingers</td>
<td>9</td>
</tr>
<tr>
<td>Enclosure: No</td>
<td></td>
</tr>
</tbody>
</table>
7.2 Design Considerations

In this section we discuss several design considerations such as compact size, high-voltage operation, multilayer structure, and voltage tunable capacitor.

7.2.1 Compact Size

The capacitor size can be reduced by reducing the dimensions of the structure or by using a high dielectric constant value substrate. The achievable $Q$-value and fabrication photoetching limit on the minimum line width and separation dictate the size of the capacitor. For ceramic and GaAs substrates, these limits are about 12 and 6 $\mu$m, respectively. It is well known that the wavelength of a signal is inversely proportional to the square root of the dielectric constant of the medium in which the signal propagates. Hence, increasing the dielectric constant of the medium a hundred-fold will reduce the component dimensions.
Figure 7.8  Interdigitated capacitor’s $\angle S_{11}$ and $\angle S_{21}$ responses.

Table 7.2  Physical Dimensions and Equivalent Model Values for Interdigital Capacitors

<table>
<thead>
<tr>
<th>Physical Dimensions</th>
<th>INDIG80</th>
<th>INDIG180</th>
<th>INDIG300</th>
<th>INDIG400</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Finger length, $\ell$</td>
<td>80</td>
<td>180</td>
<td>300</td>
<td>400</td>
<td>$\mu$m</td>
</tr>
<tr>
<td>Finger width, $W$</td>
<td>12</td>
<td>12</td>
<td>12</td>
<td>12</td>
<td>$\mu$m</td>
</tr>
<tr>
<td>Finger spacing, side, $S$</td>
<td>8</td>
<td>8</td>
<td>8</td>
<td>8</td>
<td>$\mu$m</td>
</tr>
<tr>
<td>Finger spacing, end, $S'$</td>
<td>12</td>
<td>12</td>
<td>12</td>
<td>12</td>
<td>$\mu$m</td>
</tr>
<tr>
<td>Finger thickness, $t$</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>$\mu$m</td>
</tr>
<tr>
<td>Number of fingers, $N$</td>
<td>20</td>
<td>20</td>
<td>20</td>
<td>20</td>
<td>$\mu$m</td>
</tr>
<tr>
<td>Substrate thickness, $h$</td>
<td>125</td>
<td>125</td>
<td>125</td>
<td>125</td>
<td>$\mu$m</td>
</tr>
<tr>
<td>Capacitance, $C$</td>
<td>0.126</td>
<td>0.252</td>
<td>0.405</td>
<td>0.527</td>
<td>pF</td>
</tr>
<tr>
<td>Inductance, $L$</td>
<td>0.001</td>
<td>0.025</td>
<td>0.064</td>
<td>0.101</td>
<td>nH</td>
</tr>
<tr>
<td>Resistance, $R_{dc}$</td>
<td>1.89</td>
<td>0.850</td>
<td>0.500</td>
<td>0.441</td>
<td>$\Omega$</td>
</tr>
<tr>
<td>Shunt capacitance, $C_s$</td>
<td>0.028</td>
<td>0.052</td>
<td>0.080</td>
<td>0.104</td>
<td>pF</td>
</tr>
</tbody>
</table>
Gevorgian et al. [22] have reported closed-form expressions for interdigital capacitors, on two- and three-layered substrates, using conformal mapping.

7.2.2 Multilayer Capacitor

by a factor of 10. This simple concept is being exploited extensively as distributed circuit technology is being adopted at RF and lower microwave frequencies.

Figure 7.9 The measured performance of an interdigital capacitor compared with the present model and Touchstone model: (a) reflection coefficient and (b) transmission coefficient.
technique. Figure 7.10 shows the interdigital capacitor configuration, and the total capacitance is given by

\[ C = C_3 + C_n + C_{\text{end}} \]  

(7.12)

where \( C_3 \), \( C_n \), and \( C_{\text{end}} \) represent the three-finger capacitance, capacitance of the periodical \((n - 3)\) structure, and a correction term for the fringing fields of the ends of the strips, respectively. Closed-form expressions for these capacitance components are given next.

\( C_3 \) capacitance:

\[ C_3 = 4 \varepsilon_0 \varepsilon_{\varepsilon_3} \frac{K(k'_{03})}{K(k_{03})} \ell \]  

(7.13)

Figure 7.10 (a) Physical layouts and (b) cross-sectional view of the interdigital capacitor. 

\( \text{(From: [22]. © 1996 IEEE. Reprinted with permission.)} \)
where $\ell$ is the length of strip fingers and

\[
\epsilon_{e3} = 1 + q_{13} \frac{\epsilon_1 - 1}{2} + q_{23} \frac{\epsilon_2 - \epsilon_1}{2} + q_{33} \frac{\epsilon_3 - 1}{2} \quad (7.14a)
\]

\[
q_{i3} = \frac{K(k_{i3}) K(k'_{03})}{K(k'_{i3}) K(k_{03})}, \quad \text{for } i = 1, 2, 3 \quad (7.14b)
\]

\[
k_{03} = \frac{S}{S + 2g} \sqrt{1 - \left(\frac{(S + 2g)}{(S + 2S_1 + 2g)}\right)^2} \quad (7.14c)
\]

\[
k_{i3} = \frac{\sinh \left(\frac{\pi S}{2h_i}\right)}{\sinh \left(\frac{\pi(S + 2g)}{2h_i}\right)}
\]

\[
n - \sinh^2 \left[\frac{\pi(S + 2g)}{2h_i}\right] / \sinh^2 \left[\frac{\pi(S + 2S_1 + 2g)}{2h_i}\right]
\]

\[
1 - \sinh^2 \left[\frac{\pi(S + 2g)}{2h_i}\right] / \sinh^2 \left[\frac{\pi(S + 2S_1 + 2g)}{2h_i}\right]
\]

where $k'_{i3} = \sqrt{1 - k_{i3}^2}$, $i = 1, 2, 3$. In the preceding formulas, $S_1 = S$ should be used where the widths of the external and middle fingers are the same.

**$C_n$ capacitance:**

\[
C_n = (n - 3) \epsilon_0 \epsilon_{en} \frac{K(k_0)}{K(k'_{0})} \ell \quad (7.15)
\]

where

\[
\epsilon_{en} = 1 + q_{1n} \frac{\epsilon_1 - 1}{2} + q_{2n} \frac{\epsilon_2 - \epsilon_1}{2} + q_{3n} \frac{\epsilon_3 - 1}{2} \quad (7.16a)
\]

\[
q_{in} = \frac{K(k_{in}) K(k'_{0})}{K(k'_{in}) K(k_{0})}, \quad \text{for } i = 1, 2, 3 \quad (7.16b)
\]
\[ k_{in} = \frac{\sinh\left(\frac{\pi S}{2b_i}\right)}{\sinh\left(\frac{\pi(S + g)}{2b_i}\right)} \cdot \sqrt{\frac{\cosh^2\left(\frac{\pi(S + g)}{2b_i}\right) + \sinh^2\left(\frac{\pi(S + g)}{2b_i}\right)}{\cosh^2\left(\frac{\pi S}{2b_i}\right) + \sinh^2\left(\frac{\pi S}{2b_i}\right)}} \]

\[ C_{end} \text{ capacitance:} \]

\[ C_{end} = 4\varepsilon_0(2 + \pi)\varepsilon_{e_{\text{end}}} \frac{K(k_{0\text{end}})}{K(k'_{0\text{end}})} \]

where

\[ \varepsilon_{e_{\text{end}}} = 1 + q_{1\text{end}} \frac{\varepsilon_1 - 1}{2} + q_{2\text{end}} \frac{\varepsilon_2 - \varepsilon_1}{2} + q_{3\text{end}} \frac{\varepsilon_3 - 1}{2} \]

\[ k_{0\text{end}} = \frac{x}{x + 2g_{\text{end}}} \sqrt{1 - \left(\frac{x + 2g_{\text{end}}}{x + w + 2g_{\text{end}}}\right)^2} \]

where \( x \equiv 0.5S \). The effect of strip thickness \( t \) can be accounted for when the inductor and the gap are replaced by \( 2S = 2S' + \Delta t \) and \( 2g = 2g' - \Delta t \), where

\[ \Delta t = \frac{t}{2\pi} \left[ 1 + \ln \frac{8\pi S'}{t} \right] \]

and \( 2S' \) and \( 2g' \) are the physical width of the strip and the gap between them.

### 7.2.3 Q-Enhancement Techniques

The \( Q \)-factor of interdigital capacitors can be enhanced by using high-conductivity conductors and low-loss tangent dielectric substrate materials. Other \( Q \)-enhancement techniques include suspended substrate, multilayer structure, and micromachining. These are briefly discussed in the following subsections.

#### 7.2.3.1 Suspended Substrate

The suspended-substrate technique provides a lower loss than the conventional microstrip structure. Figure 7.11(a) shows a suspended-substrate interdigital
capacitor. By selecting the proper substrate thickness and air spacing between the substrate and ground plane, one can reduce the capacitor loss by a factor of 25% to 50%. The EM simulated performance of a suspended-substrate interdigital capacitor is compared with that for a conventional interdigital capacitor in Table 7.3. The capacitor dimensions are \( W = 20 \ \text{\mu m}, \ S = S' = 10 \ \text{\mu m}, \ \ell' = 20 \ \text{\mu m}, \ \ell = 600 \ \text{\mu m}, \ h = 100 \ \text{\mu m}, \) and \( N = 9. \) The conductors are 4-\( \text{\mu m} \)-thick gold.

**7.2.3.2 Multilayer Microstrip**

The \( Q \)-factor of an interdigital capacitor can also be enhanced by using a modified microstrip structure, as shown in Figure 7.11(b). This structure is compatible with the standard MMIC fabrication process. The strip conductor is fabricated on a thin polyimide dielectric layer, which is placed on top of a GaAs substrate. This allows more of the electric flux lines in the air and resembles a suspended-substrate microstrip line, which has much lower dissipation loss than a conventional microstrip. Another way to think of this is that, instead of inserting 50 to 75 \( \text{\mu m} \) of additional GaAs beneath the line, we have inserted a thinner layer of polyimide (a material with lower permittivity) in order to reduce the dissipation loss. This fabrication technique has also been used to improve the performance of single-layer and multilayer inductors as discussed in Chapter 3. The performance of a multilayer interdigital capacitor is compared with that of conventional and suspended-substrate interdigital capacitors in Table 7.3. Here the dielectric under the conductors is 10-\( \text{\mu m} \) polyimide (\( \epsilon_r = 3.2 \)), but the other parameters are the same. In this example, both of these techniques reduce the interdigital series capacitance by a factor of 3.2.

**7.2.3.3 Micromachined Technique**

The \( Q \) of interdigital capacitors on Si substrate is drastically improved by using the micromachining technique [23] as discussed in Section 3.1.5, in which the
### Table 7.3
High-Frequency EC Model Parameters of Standard, Suspended-Substrate and Multilayer Interdigital Capacitors, with GaAs Substrate Thickness of 100 μm

<table>
<thead>
<tr>
<th>Capacitor Configuration</th>
<th>$L'$ (nH)</th>
<th>$C'$ (pF)</th>
<th>$R_{dc}$</th>
<th>$R_{ac}$</th>
<th>$R_d$</th>
<th>$C_{S1}$ (pF)</th>
<th>$C_{S2}$ (pF)</th>
<th>$C_{S3}$ (pF)</th>
<th>$Q$ at 10 GHz</th>
<th>$f_{res}$ (GHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Standard</td>
<td>0.100</td>
<td>0.695</td>
<td>0.011</td>
<td>0.0085</td>
<td>0.0010</td>
<td>0.068</td>
<td>0.188</td>
<td>0.025</td>
<td>398</td>
<td>19.11</td>
</tr>
<tr>
<td>Suspended substrate</td>
<td>0.106</td>
<td>0.220</td>
<td>0.011</td>
<td>0.0095</td>
<td>0.0011</td>
<td>0.029</td>
<td>0.093</td>
<td>0.002</td>
<td>1,735</td>
<td>33.00</td>
</tr>
<tr>
<td>Multilayer</td>
<td>0.110</td>
<td>0.225</td>
<td>0.011</td>
<td>0.0095</td>
<td>0.0015</td>
<td>0.045</td>
<td>0.156</td>
<td>0.004</td>
<td>1,533</td>
<td>30.6</td>
</tr>
</tbody>
</table>

*Note:* The EC model used is shown in Figure 7.3(b) and $R' = R/2$, where $R$ is given by (3.14).
parasitic substrate loss is reduced by removing Si below the interdigital structure. This approach reduces the parasitic capacitance by a factor of $\varepsilon_r$ and results in better millimeter-wave circuits. However, micromachining techniques also reduce the interdigital series capacitance approximately by a factor of $(1 + \varepsilon_r)/2$.

### 7.2.4 Voltage Tunable Capacitor

The voltage tunability of interdigital capacitors is achieved by using ferroelectric materials such as barium strontium titanate or strontium titanate. The properties of ferroelectric materials were discussed in Section 6.2.5. A voltage tunable structure could be realized either using bulk material or by employing thin films as shown in Figure 7.12. The latter configuration is compatible with MIC technology and can be realized using widely used thin-film deposition techniques. In the thin-film case, the voltage required to change the material dielectric constant values is lower than that used for the bulk material configuration. The dielectric strength for such materials is in the range of a few volts per micron, which means that the films must be more than 10 $\mu$m thick to operate such structures at 5V to 10V, before breakdown occurs. Relatively higher losses and a lower breakdown voltage limit the power levels of such structures. Such capacitors can be designed using the analysis discussed in the previous section.

![Figure 7.12](image_url)

**Figure 7.12** Field configurations between interdigital fingers: (a) bulk ferroelectric substrate and (b) thin-film ferroelectric on a dielectric substrate.
Measured capacitance versus bias voltage and \( Q \)-factor versus operating frequency of an interdigital capacitor on a thin ferroelectric covered substrate [Figure 7.12(b)] are shown in Figure 7.13 [24]. The ferroelectric thin film of \( \text{Sr}_{0.5}\text{Ba}_{0.5}\text{TiO}_3 \) was deposited on an MgO substrate. The interdigital structure has 12 fingers, line width \( W \equiv 20 \, \mu\text{m} \), gap between fingers \( S \equiv 6 \, \mu\text{m} \), and

![Graph](image-url)

**Figure 7.13** (a) Capacitance versus bias voltage at 1, 3, and 5 GHz, and (b) \( Q \)-factor versus frequency at various bias voltages of a \( \text{Sr}_{0.5}\text{Ba}_{0.5}\text{TiO}_3 \) thin-film interdigital capacitor on an MgO substrate. ([From: [24]. © 1999 John Wiley. Reprinted with permission.])
finger length $\ell \equiv 150 \ \mu m$. At 5 GHz, the capacitance value varied by 40% and the $Q$-value by 100% when the structure was biased from 0 to 40V.

### 7.2.5 High-Voltage Operation

Conventional interdigitally coupled line structures are capable of handling voltages of less than 200V, depending on the fabrication tolerances and humidity [25]. To increase the protection against voltage breakdown across the gap, an overlay of silicon rubber as shown in Figure 7.14 has been used. Because dielectric loading modifies the electrical characteristics of the coupled line, accurate design or simulation methods such as EM simulators are required to determine the new parameters. A dc block fabricated on RT/duroid substrate with spacing $S = 50 \ \mu m$ and width $W = 60 \ \mu m$ achieved a breakdown voltage of more than 4.5 kV. Breakdown generally occurs at one of the open ends of the coupled lines [25].

### 7.3 Interdigital Structure as a Photodetector

An interdigital structure (Figure 7.1) on a semi-insulating GaAs substrate can be realized as a photodetector. When a dc voltage that is much higher than the threshold for electron velocity saturation is applied across the electrodes of an interdigital structure, the incident photon energy is absorbed by the GaAs.

---

**Figure 7.14** Top and side views of high-voltage dc block showing high-voltage insulator dielectric.
material, producing electron-hole pairs [26]. These charge carriers induce electric current between the electrodes, giving rise to the photodetection effect. In such structures, the semiconductor is usually undoped, the photon energy is larger than the bandgap of the semiconductor, and the dark current is lower than in photoconductive detectors. In an interdigital structure, each TiAu electrode makes a Schottky diode, resulting in a back-to-back diode configuration. When a voltage is applied across the electrodes, one diode is forward biased and the other is reverse biased, giving rise to reduced dark current.

A typical interdigital photodetector consists of multilayer GaAs layers as shown in Figure 7.15(a). The multilayer structure comprises a 0.1-μm-thick intermediate growth temperature (IGT) GaAs layer grown at 350°C on a 0.4-μm-thick GaAs buffer layer placed on a semi-insulating GaAs substrate. Both layers are of undoped GaAs type. The fingers have line width \( W = 4 \, \mu\text{m} \), line spacing \( S = 5 \, \mu\text{m} \), and an active area of \( 300 \times 300 \, \mu\text{m}^2 \).

---

**Figure 7.15** (a) Cross-sectional view of an interdigital photodetector and (b) measured photocurrent versus input optical power.
The structure was tested using 0.85-μm wavelength optical power. The devices were biased at 10V. Figure 7.15(b) shows the measured photocurrent response as a function of optical power. This device can also be used as an electron detector [26].

References


[16] MSC/EMAS, Milwaukee, WI: MacNeal Schwendler.


Resistors

8.1 Introduction

Lumped-element resistors [1–13] are used in RF, microwave, and millimeter-wave ICs. The applications include terminations, isolation resistors, feedback networks, lossy impedance matching, voltage dividers, biasing elements, attenuators, gain equalizing elements, and as stabilizing or damping resistors that prevent parasitic oscillations. The design of these resistors requires a knowledge of (1) sheet resistance, (2) thermal resistance, (3) current-handling capacity, (4) nominal tolerances, and (5) temperature coefficient of the film. These resistors can be realized either by depositing thin films of lossy material on a dielectric base using thin-film, thick-film, or monolithic technologies or by employing semiconductor films on a semi-insulating substrate between two electrodes. Nichrome and tantalum nitride are the most popular and useful film materials for thin-film resistors (thickness: 0.05–0.2 μm).

The resistance $R$ value of a planar resistor, as shown in Figure 8.1, depends on the material properties and its dimensions, and is given by

$$R = \rho \frac{\ell}{A} = \rho \frac{\ell}{Wt} = \frac{\ell}{\sigma Wt}$$  \hspace{1cm} (8.1)

where $\rho$ is the bulk resistivity of the material expressed in Ω·m, $\sigma$ is the bulk conductivity expressed in S/m, $\ell$ is the length of the resistor along the direction of current flow (Figure 8.1), $W$ is the width, $t$ is the thickness, $A$ is the cross-sectional area, and dimensions are in meters. The resistance can also be calculated from the sheet resistance $R_s$ (ohms/square) of the resistive film (for given thickness $t$) using the following relation:
For given material $R_s$, the resistance can easily be calculated from the number of squares of width in total length. For example, a line of width $50 \, \mu m$ that is $1,000 \, \mu m$ long has 2.5 times less resistance than a line of width $20 \, \mu m$ that is also $1,000 \, \mu m$ long. Thus the key in increasing the resistance is to keep the number of metallization squares as large as possible in a given length. Figure 8.2 shows six squares between terminals 1 and 2 and if the $R_s$ value is $10 \, \Omega/\text{square}$, the total resistance is $60 \, \Omega$.

When a voltage is applied across a resistor (Figure 8.3), the current flowing through it depends on the resistance or conductance (reciprocal of resistance) value, or when a current flows through the resistor, the voltage developed across its terminals again depends on its resistance value.

The ratio of voltage and current is equal to the resistance $R$, also known as Ohm’s law:

\[ R = \frac{V}{I} \, \Omega \]  \hspace{1cm} (8.3)

where voltage $V$ and current $I$ are expressed in volts and amperes, respectively.
The power dissipated, $P_{dc}$, in the resistor due to the applied voltage is given by

$$P_{dc} = V \cdot I = \frac{V^2}{R} = I^2R$$

where unit of $P_{dc}$ is in watts. An ideal resistor, or a resistor with length very small compared to the operating wavelength, dissipates only electric energy and constitutes negligible electric and magnetic stored energies because of negligible associated parasitic capacitance and inductance, respectively.

Like low-frequency resistors, RF and microwave resistors must have the following properties:

- Sheet resistance in the range of 1 to 1,000 Ω/square;
- Low temperature coefficient of resistance;
- Good stability;
- Required power dissipation capability;
- Low parasitics.

Table 13.4 in Chapter 13 provides some of the resistive materials used in the fabrication of resistors. From those materials specified, nichrome and tantalum nitride are the most widely used. The exact properties of these materials vary with fabrication process and thickness.

8.2 Basic Definitions

In this section various terms used to specify a resistor are defined.

8.2.1 Power Rating

The power rating of a resistor is defined as the maximum power a resistor can withstand without affecting its base value and reliability. Power rating depends
on its area (larger area can sink more dissipated power) and ambient temperature. High-power rated resistors have large areas and appreciable parasitics, which can affect their RF performance at microwave frequencies.

### 8.2.2 Temperature Coefficient

The rate of change of resistor value with temperature is known as the temperature coefficient of resistors (TCR) or simply TC and is expressed in percent per degree Celsius or parts per million per degree Celsius (ppm/°C). When the resistance increases with increasing temperature, the TC value has a positive sign; if it decreases, the TC value has a negative sign. The resistor’s temperature dependence is given by

\[
R_{OT} = R_{RT} + TC(T_{OT} - T_{RT})
\]  

(8.5)

where OT and RT denote the operating and room or ambient temperature, respectively. If a resistor has +TC value of 40 ppm/°C, the resistance value will increase with temperature by about 0.4% at 125°C; when the ambient temperature is 25°C, a 100-Ω resistor at room temperature will be about 100.4Ω at 125°C.

### 8.2.3 Resistor Tolerances

Variations in the specified resistor values in a batch or batch to batch are expressed in terms of resistor tolerances. In general, depending on the resistor manufacturing technology and the application, resistor tolerances in the range of ±1%, ±5%, ±10%, or ±20% can be achieved.

### 8.2.4 Maximum Working Voltage

The maximum voltage one can apply across a resistor without affecting its resistance value is termed the maximum working voltage. The maximum working voltage depends on the resistor material, allowed resistance deviations from a small voltage value, and physical configuration. The voltage coefficient of a resistor in percentage is expressed as

\[
\text{Voltage coefficient} = \frac{R - R_m}{R V_m} \times 100
\]  

(8.6)

where \(R\) and \(R_m\) are the resistance values at a very low voltage and the maximum allowed voltage \(V_m\), respectively.
8.2.5 Maximum Frequency of Operation

A resistor value also depends on its frequency of operation. Planar resistors have associated parasitic reactances and their values increase with frequency, affecting the net resistance value. At a certain frequency, the capacitive and inductive reactances become equal and give rise to self-resonance. This will be discussed in detail in Section 8.3.

8.2.6 Stability

In most applications, the change of resistance value with time is not a desirable characteristic. The drift in resistance value over an extended time period is expressed in terms of stability of the resistor. Typically, thin-film resistors might change within ±0.2% during a 5-year period.

8.2.7 Noise

Every resistor has Johnson noise proportional to its resistance value due to unwanted random voltage fluctuations generated within the resistor. Depending on the resistor material and its fabrication, the resistors also have additional noise sources. For example, in a monolithic thin-film resistor on a GaAs semiconductor substrate, additional noise is a result of imperfect ohmic contact and the resistor film.

Johnson noise, also known as “white” or thermal noise, depends on the temperature and is independent of frequency of operation. The rms voltage \( v_n \) expressed in volts is given by

\[
 v_n = (4kRT\Delta f)^{1/2}
\]

(8.7)

where \( k \) is the Boltzmann constant \( (1.38 \times 10^{-23} \text{ J/K}) \), \( R \) is the resistance in ohms, \( T \) is the operating temperature in kelvins, and \( \Delta f \) is the bandwidth in hertz over which the noise voltage is measured.

8.2.8 Maximum Current Rating

Each resistor has a specified maximum current rating above which the resistor might fail due to current density being higher than the allowed value.

8.3 Resistor Types

The manufacturing of LE resistors can be divided into three categories: chip, monolithic, and multichip module resistors. These are briefly discussed in this section.
8.3.1 Chip Resistors

Thin-film and thick-film hybrid technologies have been used to manufacture chip resistors for low-power and high-power applications. In thin-film hybrid technology, resistive thin films consisting of nichrome (NiCr) or tantalum nitride (TaN) are deposited on alumina for low-power applications and on beryllia or aluminum nitride for high-power applications.

Thin-film resistors are manufactured using various compositions of ruthenium dioxide (RuO₂) paste and a screen printing process. Sheet resistance values ranging from 1Ω to 10 kΩ per square are obtained by mixing RuO₂ with silver (Ag) and palladium (Pd) conducting particles for values less than 100 Ω/square, and by mixing RuO₂ with Ag lead ruthenate and bismuth ruthenate for values higher than 100 Ω/square. Commonly used base substrate materials are alumina, beryllia, and aluminum nitride. More detailed discussion of this subject is provided in Chapter 13.

8.3.2 MCM Resistors

MCM technologies include PCBs, cofired ceramic, and thin film on silicon. In PCB technology, the resistor material is deposited on a polyimide layer and covered with another polyimide film for encapsulation. The electrode connections through contact holes are made with copper using photolithography techniques. The resistive film materials used are NiCr, TaN, and CrSi. The other two MCM technologies use resistor fabrication as discussed for hybrid and monolithic technologies.

8.3.3 Monolithic Resistors

 Resistors are an integral part of MICs and can be realized either by depositing thin films of lossy metal or by employing bulk semiconductor films on a semi-insulating substrate as shown in Figure 8.4.

Nichrome and tantalum nitride are the most popular and useful film materials for thin-film resistors (thickness: 0.05–0.2 μm). Resistors based on semiconductor (e.g., GaAs or Si) films can be fabricated by forming an isolated land of semiconductor conducting layer (thickness: 0.05–0.5 μm). Both types are fabricated by defining the desired pattern by photolithography. Factors such as resistance value, tolerance, reproducibility, and power handling are determined based on the resistor type. Table 8.1 summarizes typical parameters of monolithic resistors fabricated on GaAs substrate.

In monolithic resistors, the total resistance is the sum of resistive film and the resistance of the two ohmic contacts and is given as

\[ R = R_f \frac{\ell}{W} + 2R_{sc} \frac{\ell_c}{W_c} \]  

(8.8)
where $R_s$, $\ell_c$, and $W_c$ are the sheet resistance, length, and width of the ohmic contacts, respectively.

8.3.3.1 Thin-Film Resistors
Thin-film resistor materials are of metal types such as GeAu, Ta, Ti, Cr, and NiCr or of composite material type such as TiWN, TaN, and Ta$_2$N. Thin-film resistors are typically 0.1 to 0.4 $\mu$m thick and have limited current-carrying capability. The maximum current density allowed by electromigration requirements in thin films is about $3 \times 10^5$ A/cm$^2$. Therefore, the current density per unit width for such resistors is of the order of 0.3 to 1.2 mA/\mu m.

8.3.3.2 Bulk Semiconductor Resistors
Bulk semiconductor resistors form an integral part of MIC fabrication and no additional fabrication steps are required. The sheet resistance ($R_s$) value of such resistors depends on the doping of the material such as $n^-$, $n$, and $n^+$. For GaAs semiconductors, the typical value of $R_s$ lies between 100 and 1,500 $\Omega$/square, and is lowest for $n^+$ layers and highest for $n^-$ layers. However, GaAs resistors have four potential problems: change in surface potential, low current

---

**Figure 8.4** Planar resistors: (a) thin film, (b) mesa, and (c) implanted.
Table 8.1
Typical Room Temperature Parameters of Monolithic Resistors Fabricated on GaAs Substrate

<table>
<thead>
<tr>
<th>Resistor Type</th>
<th>Material</th>
<th>Thickness ((\mu m))</th>
<th>Sheet Resistance Value (ohm/square)</th>
<th>Nominal Tolerance (%)</th>
<th>TCR (ppm/°C)</th>
<th>Maximum Current (mA/(\mu m))</th>
</tr>
</thead>
<tbody>
<tr>
<td>Thin film</td>
<td>TiWN</td>
<td>0.18</td>
<td>10.8</td>
<td>±10</td>
<td>+100</td>
<td>1.0</td>
</tr>
<tr>
<td>Implanted</td>
<td>(n^+) GaAs</td>
<td>0.2</td>
<td>140.0</td>
<td>±20</td>
<td>+2,000</td>
<td>0.6</td>
</tr>
<tr>
<td>Ohmic</td>
<td>Ni/Ge/Au</td>
<td>0.14</td>
<td>0.9</td>
<td>±30</td>
<td>+100</td>
<td>0.4</td>
</tr>
<tr>
<td>Metal 1</td>
<td>Ti/Pd/Au</td>
<td>0.60</td>
<td>0.05</td>
<td>±20</td>
<td>+100</td>
<td>1.0</td>
</tr>
</tbody>
</table>
saturation, Gunn domain formation, and large temperature coefficient. These are briefly discussed next.

**Change in Surface Potential**

The first potential problem is the change in surface potential under resistor areas over an extended period of time. Such drifts affect the sheet resistance of the resistor. A dielectric protection layer over such resistors minimizes this change.

**Low Current Saturation**

Bulk resistors have nonlinear behavior at high electric fields as a result of carrier velocity saturation. The electric field at which this phenomenon takes place is known as the *critical electric field* and its value for GaAs is 3.3 kV/cm. In practice, this can be avoided by designing resistor dimensions such that maximum field strength across the resistor’s electrodes is less than about 2 kV/cm (0.2 V/μm). Assuming that 10V is a safe operating voltage, the minimum resistor’s length required is 50 μm. If the sheet resistance of an \( n^+ \)-type GaAs layer is 150 Ω/square, the widths required for 50-, 200-, and 500-Ω resistors calculated using \( W = \frac{R_s \ell}{R} \) are 150, 37.5, and 15 μm, respectively.

**Gunn Domains**

Gunn domains are formed only above the critical field across the resistor electrodes. Because the operating electric field across the bulk resistors is much less than critical field, the occurrence of Gunn domains in such resistors is nonexistent.

**Temperature Coefficient**

The temperature coefficient of GaAs resistors is positive and large. The approximate value is about 300 ppm/°C and is about 10 times higher than the values for thin-film resistors. This results in appreciable increase in resistance value with temperature. In most MMIC applications, bulk resistors are used when their value is not critical to the circuit design; otherwise, one has to include temperature dependence in the design or some temperature compensation techniques must be utilized to offset the change in resistance with temperature.

Because bulk resistors or GaAs resistors are fabricated from single-crystal GaAs material, the electromigration phenomenon is not present, because this phenomenon deals with crystalline grain boundaries.

**8.3.3.3 Parasitic Effects**

A problem common to all planar resistors is the parasitic capacitance attributable to the underlying dielectric region and the distributed inductance, which makes such resistors exhibit a frequency dependence at high frequencies. If the substrate
has a ground plane, one can determine the frequency dependence by treating
the resistor as a section of a very lossy microstrip line. Figure 8.5 shows how
the VSWR increases dramatically at low values of $R_{SH}$ because the length of
the resistor becomes too large.

Also shown in Figure 8.5 is the thermal resistance. Clearly, a trade-off is
necessary between VSWR and thermal resistance. The smaller the resistor size
meeting the current-handling and thermal requirements the better the electrical
performance due to lower parasitic effects.

8.3.3.4 Power Handling

The power-handling capacity of monolithic resistors is limited due to burnout
of the thin film by overheating. The power-handling capacity of monolithic
resistors can be determined in a way similar to that of microstrip lines (discussed
in Chapter 14). In this case, the resistor strip is considered to be a lossy microstrip
line. Because the loss in the resistor conductor is much higher than the dielectric
loss, only conductor loss is considered in the calculation of power dissipated.
The temperature difference $\Delta T$ (in degrees Celsius) between the resistor film
and the back side of the substrate due to $P_{dc}$ (in watts) power dissipated in the
resistor is given by

$$\Delta T = P_{dc} R_{TH} = P_{dc} \frac{h}{KA}$$

(8.9)

![Figure 8.5](image-url) Thermal resistance and VSWR of a planar resistor as a function of sheet resistance
and frequency.
where $R_{TH}$ is the thermal resistance, $A$ is the equivalent area of the resistor of length $\ell$, $b$ is the thickness, and $K$ is the thermal conductivity of the substrate. Dimensions of $b$, $A$, and $K$ are meters, square meters, and W/m$^{-\circ}$C, respectively. The resistor area is given by

$$A = W_e(\ell + 2\ell') \quad (8.10)$$

where $\ell'$ is the length of the ohmic contact used to connect the resistor film to other circuitry and $W_e$ is the effective width calculated from the parallel plate waveguide model. Approximately $W_e = W + 2b$. If $R_s$ is the sheet resistance of the film, the total resistance $R$ is given by

$$R = R_s \frac{\ell}{W} \quad (8.11)$$

From (8.10) and (8.11),

$$A = (W + 2b) \left( \frac{R}{R_s} W + 2\ell' \right) \quad (8.12)$$

From (8.9) and (8.12),

$$W^2 + pW - q = 0 \quad (8.13)$$

where

$$p = 2b + \frac{2\ell'R_s}{R} \quad (8.14a)$$

$$q = \frac{R_s b}{R} \left[ \frac{P_{dc}}{K\Delta T} - 4\ell' \right] \quad (8.14b)$$

Equation (8.14b) is valid for positive values of $q$.

The solution of (8.13) for positive a value of $W$ is

$$W = \frac{-p + \sqrt{p^2 + 4q}}{2} \quad (8.15)$$

Thus, the required resistor width for given power dissipation and resistance value can be calculated from (8.15). Consider an example of a 50-Ω resistor
to dissipate 1W with the top surface’s maximum allowed operating temperature of 150°C. The baseplate temperature is 25°C. Other parameters are given here:

\[ h = 100 \ \mu m; \]
\[ \ell' = 20 \ \mu m; \]
\[ R_i = 10.8 \ \Omega/\text{square}; \]
\[ K = 0.294 \ \text{W/cm°C (GaAs at 150°C)}. \]

The calculated values of \( \Delta T \), \( p \), and \( q \) are

\[ \Delta T = 125°C; \]
\[ p = 208.64 \times 10^{-4} \ \text{cm}; \]
\[ q = 0.4150 \times 10^{-4} \ \text{cm}^2; \]
\[ W = 18.3 \ \mu m \]

Table 8.2 summarizes values of \( W \) for several power dissipation and resistor values.

The following design notes are applicable for monolithic resistors:

- Select resistor width to meet electromigration rules as provided by the manufacturer.
- Maximize resistor area for best power dissipation capability.
- Make the resistor width as close to the transmission line width as possible to minimize discontinuity effects. Discontinuity effects can usually be ignored if \( 1/3 < W_M/W_R < 3 \), where \( W_M \) and \( W_R \) are the

<table>
<thead>
<tr>
<th>Power Dissipated (W)</th>
<th>Resistor Value (( \Omega ))</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>10</td>
</tr>
<tr>
<td>0.5</td>
<td>22.7</td>
</tr>
<tr>
<td>1.0</td>
<td>66.8</td>
</tr>
<tr>
<td>2.0</td>
<td>133.2</td>
</tr>
<tr>
<td>5.0</td>
<td>269.6</td>
</tr>
<tr>
<td>10.0</td>
<td>426.0</td>
</tr>
<tr>
<td>20.0</td>
<td>648.9</td>
</tr>
</tbody>
</table>
Resistors

line widths of the microstrip and resistor. Resistors shorter than $\lambda/50$ can simply be treated as a lumped resistance in series with a microstrip line of equivalent line dimension.

8.4 High-Power Resistors

High-power chip resistors and terminations are required to absorb unwanted power in RF and microwave couplers/hybrids and in power dividers/combiners. Reliable design of such components requires substrate materials having the following electrical and mechanical characteristics:

- Low dielectric constant ($\varepsilon_r$);
- High thermal conductivity ($K$) at high operating temperatures;
- Coefficient of thermal expansion (CTE) close to that of resistive film and of copper used as a heat sink;
- Good insulator having high electrical resistivity;
- Good adhesion to resistive film and bonding contact metal;
- Good machinability for batch production;
- Low cost.

Table 8.3 lists several potential candidates for chip resistors, and beryllium oxide (BeO) has been widely used for such applications as a substrate of choice. However, BeO powder and dust require special handling because they are known to be hazardous materials. A comparable material to BeO is aluminum nitride.

<table>
<thead>
<tr>
<th>Property</th>
<th>Alumina</th>
<th>BN</th>
<th>BeO</th>
<th>AIN</th>
<th>SiC</th>
<th>Diamond</th>
</tr>
</thead>
<tbody>
<tr>
<td>$\varepsilon_r$</td>
<td>9.9</td>
<td>4.2</td>
<td>6.7</td>
<td>8.5</td>
<td>45</td>
<td>5.7</td>
</tr>
<tr>
<td>$K$ (W/m·°C) at 25°C</td>
<td>30</td>
<td>70</td>
<td>280</td>
<td>170</td>
<td>270</td>
<td>1,400</td>
</tr>
<tr>
<td>at 100°C</td>
<td>25</td>
<td>200</td>
<td>200</td>
<td>150</td>
<td>190</td>
<td>—</td>
</tr>
<tr>
<td>at 200°C</td>
<td>—</td>
<td>—</td>
<td>150</td>
<td>125</td>
<td>150</td>
<td>—</td>
</tr>
<tr>
<td>CTE (ppm/°C)</td>
<td>6.9</td>
<td>5.0</td>
<td>6.4</td>
<td>4.6</td>
<td>3.8</td>
<td>1.2</td>
</tr>
<tr>
<td>Shunt capacitance</td>
<td>Medium</td>
<td>Small</td>
<td>Small</td>
<td>Medium</td>
<td>Large</td>
<td>Small</td>
</tr>
<tr>
<td>Film adhesion</td>
<td>Excellent</td>
<td>Poor</td>
<td>Excellent</td>
<td>Good</td>
<td>Good</td>
<td>Poor</td>
</tr>
<tr>
<td>Machinability</td>
<td>Good</td>
<td>Good</td>
<td>Good</td>
<td>Good</td>
<td>Good</td>
<td>Poor</td>
</tr>
<tr>
<td>Cost</td>
<td>Low</td>
<td>Low</td>
<td>Medium</td>
<td>Medium</td>
<td>Medium</td>
<td>High</td>
</tr>
</tbody>
</table>
(AlN) and its usage is steadily increasing because of the international community concern regarding the hazards of BeO. Other possible replacement substrate materials are silicon carbide (SiC), boron nitride (BN), alumina (Al₂O₃), and diamond. As compared in Table 8.3, diamond has the highest thermal conductivity and is used where good heat sinks are required.

Both thin-film and thick-film technologies are being used to manufacture high-power chip resistors. Nichrome and tantalum nitride are commonly used resistor thin films; TaN is preferred to NiCr due to the presence of undesirable nickel in NiCr that is believed to introduce unwanted intermodulation products in multicarrier communication system application apparatus.

The power-handling capacity of a chip resistor is defined as the maximum allowed power dissipation that does not cause the film to burn out and is determined by the temperature rise of the resistor film. The parameters that play major roles in the calculation of maximum power handling are (1) total power dissipated in the resistor, (2) thermal conductivity of the substrate material, (3) surface area of the resistor film, (4) thickness of the substrate, (5) ambient temperature, that is, temperature of the medium surrounding the resistor or heat sink temperature, and (6) maximum allowed temperature of the resistor film.

If \( R_{th} \) is the thermal resistance of the substrate and \( T_m \) is the maximum operating temperature, the maximum allowed dissipated power in the resistor, \( P_{dc} \) (in watts) is given by

\[
P_{dc} = \frac{T_m - T_a}{R_{TH}} \tag{8.16}
\]

where \( T_a \) is the ambient temperature and \( R_{TH} \) is approximately calculated from

\[
R_{TH} = \frac{d}{K\ell} = \frac{d}{KW\ell} \tag{8.17}
\]

or

\[
A = P_{dc} d/[K(T_m - T_a)] \tag{8.18}
\]

Here dimensions \( d \), \( W \), and \( \ell \) shown in Figure 8.6 are expressed in meters and the unit of \( K \) is W/m·°C.

The substrate thickness is selected based on mechanical strength, handling, parasitic capacitance, and cost. Maximum allowed film temperature is usually 150°C and the ambient temperature with chip resistors attached to heat sinks with additional cooling is about 25°C. Let us assume that the BeO substrate is 25 mil \((0.635 \times 10^{-3} \text{m})\) thick and \( K \) at 150°C is about 175 W/m·°C. The
calculated resistive film areas for 10, 20, 50, 100, and 200W power handling are summarized in Table 8.4. If the substrate selected is 50 mil thick, the resistor width and length for a square area given in Table 8.4 are $\sqrt{2}$ times more.

### 8.5 Resistor Models

The characterization of lumped-element resistors can be accomplished using various techniques including analytical, lumped-element EC, and distributed line approaches. Among these, EC and distributed approaches are commonly used and are briefly discussed in this section.

**Table 8.4**

<table>
<thead>
<tr>
<th>Dissipated Power (W)</th>
<th>Area (m²)</th>
<th>$W = \ell$ (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>10</td>
<td>$0.29 \times 10^{-6}$</td>
<td>0.539</td>
</tr>
<tr>
<td>20</td>
<td>$0.58 \times 10^{-6}$</td>
<td>0.762</td>
</tr>
<tr>
<td>50</td>
<td>$1.45 \times 10^{-6}$</td>
<td>1.204</td>
</tr>
<tr>
<td>100</td>
<td>$2.90 \times 10^{-6}$</td>
<td>1.703</td>
</tr>
<tr>
<td>200</td>
<td>$5.80 \times 10^{-6}$</td>
<td>2.408</td>
</tr>
</tbody>
</table>
### 8.5.1 EC Model

A simple representation of a resistor and its two-port EC model are shown in Figure 8.7(a, b), respectively. Assuming that the resistor is divided into two symmetrical halves, the various elements are as follows: $R$ is the total equivalent resistance, $C_p$ is the capacitance across the resistor ports due to voltage difference, $C_{s1}$, $C_{s2}$, and $L$ are the “pi” equivalent shunt capacitors and series inductance of each half of the resistor structure. The shunt capacitance $C_{s1}$ and series inductance $L$ also include the parasitics of any wire/ribbon bonds used. Because resistor (chip or monolithic) sizes used in RF and microwave frequencies are much smaller than the operating wavelength, using total resistance $R$ in the center in the EC model is a valid first-order approximation. Because the voltage difference across a resistor is usually significant, the use of $C_p$ in the EC model is generally required [13].

When a resistor is used as a one-port element in a shunt configuration (i.e., port 2 is grounded), its model is further simplified as shown in Figure 8.7(c). Here $C_t = C_p + C_{s1} + 2C_{s2}$ and $L_t = 2L$. In this case, the input admittance $Y_{in}$ is written as

$$Y_{in} = G_{in} + jB_{in} = \frac{1}{R + j\omega L_t} + j\omega C_t$$  \hspace{1cm} (8.19)

or

---

![Figure 8.7](image-url) Thin-film resistor: (a) microstrip mounting, (b) two-port EC representation, and (c) simplified one-port EC representation.
\[
G_{\text{in}} + jB_{\text{in}} = \frac{R}{R^2 + \omega^2 L_t^2} + j\omega \frac{C_t (R^2 + \omega^2 L_t^2) - L_t}{R^2 + \omega^2 L_t^2} \quad (8.20)
\]

At resonance (i.e., \( B_{\text{in}} = 0 \)), the input impedance is real and greater than \( R \), given by

\[
R_{\text{in}} = \frac{1}{G_{\text{in}}} = R + \frac{\omega^2 L_t^2}{R} \quad (8.21)
\]

The resonant frequency \( \omega_0 \) is given by

\[
\omega_0 \frac{C_t (R^2 + \omega_0^2 L_t^2) - L_t}{R^2 + \omega_0^2 L_t^2} = 0
\]

or

\[
\omega_0 = \frac{1}{C_t L_t} \left( \frac{R^2}{L_t^2} \right) \quad (8.22)
\]

Below the resonance frequency, \( B_{\text{in}} \) is negative; that is, the resistor’s parasitic reactance is of the inductive type, while above \( \omega_0 \) it is of the capacitive type. Model parameters are extracted using dc resistance and \( S \)-parameter measurements as discussed in previous chapters.

### 8.5.2 Distributed Model

MMICs use both metal film resistors and active semiconductor layer (e.g., \( n^+ \) ion-implanted) resistors. Typical sheet resistance values of thin-film (TiWN) and \( n^+ \) resistors, being used at M/A-COM in Roanoke, Virginia, are approximately 10.8 and 150 \( \Omega \)/square, respectively. Figure 8.8(a) shows the physical layout of a thin-film resistor. Models of thin-film resistors were developed using several resistor values from 25 to 200\( \Omega \). Figure 8.8(b) shows the microstrip transmission-line-based model of the thin-film resistor, which consists of several sections of an ideal resistor in series with a transmission-line section. The total sum of all transmission-line sections is equal to the length of the thin-film resistor. The model also includes the ohmic contact resistance of 0.3\( \Omega \) and the ohmic line length of 17 \( \mu \)m. This model is valid for both resistor types (e.g., thin-film and active semiconductor layer).

The number of sections \( n \) required to accurately model a resistor is indicated by the \( \ell / \lambda \) ratio where \( \ell \) is the total length of the resistor and \( \lambda \) is the guide
wavelength for the microstrip transmission line at the model’s highest operating frequency. The ideal resistor has a value of $R' = R/n$ where $R$ is the total dc resistance of the resistor. As a general rule of thumb, the number of sections $n$ can be indicated by the following relation:

$$\begin{align*}
  &\text{for } \ell / \lambda \leq 0.02 \quad n = 1 \\
  &\text{for } \ell / \lambda \geq 0.02 \quad n \geq (50 \ell / \lambda)
\end{align*}$$

Figure 8.9 shows excellent correlation between the measured and modeled performance of a 100Ω resistor. Similar agreement was achieved for other resistor values. Also, Figure 8.9 shows that the model found in the commercial CAD tool compares well to this model and the measured data. (Spikes in the measured transmission phase are caused by the sweeper shifting bands.)

### 8.5.3 Meander Line Resistor

Normally, small resistors are realized using straight sections of resistive materials. However, larger and compact resistors take the shape of a meander line as shown in Figure 8.10(a) in order to fit into a compact area. The resistance of the meander line of width $W$ is given by

$$R = \frac{\rho}{Wt} \left[ \ell + 4(0.44)\ell_e \right] \ \Omega \quad (8.23)$$
Figure 8.9 A comparison of the measured transmission coefficient of a 100-Ω resistor with the simulated data using the present model and the Touchstone model: (a) magnitude and (b) phase.

where $\ell = 2\ell_1 + 2\ell_2 + \ell_3$. The second term in the preceding equation corresponds to four corners with reduced resistance value. The resistance of the 90° angled corner is about half of an equivalent straight section. The uncertainty in the resistor value, where one needs better accuracy, can be minimized by using a modified meander line configuration shown in Figure 8.10(b). In this case, the resistor components have only straight sections.

Meander line resistors are accurately characterized by using the distributed approach, where resistor sections are treated as lossy transmission-line sections and the coupling between the sections is evaluated using parallel-coupled lines.
More accurate characterization of such resistors is performed by using EM field solvers.

### 8.6 Resistor Representations

#### 8.6.1 Network Representations

At RF and the lower end of the microwave frequency spectrum, the resistor can be represented simply by its resistance value $R$. $ABCD$-, $S$-parameter, $Y$-, and $Z$-matrices for series and shunt resistors are given in Table 8.5 where $Z_0$ is the characteristic impedance of the lines across which the resistor is connected.

#### 8.6.2 Electrical Representations

Resistors can be connected in various configurations: series, shunt, and series-shunt as shown in Figure 8.11. When $n$ resistors ($R_1, R_2, \ldots, R_n$) are connected in series, the total resistance $R_T$ is given by

$$R_T = R_1 + R_2 + \ldots + R_n$$

whereas for parallel connection
Table 8.5
ABC D-, S-, Y-, and Z-Matrices for Ideal Lumped Resistors

<table>
<thead>
<tr>
<th></th>
<th>ABCD-Matrix</th>
<th>S-Parameter Matrix</th>
<th>Y-Matrix</th>
<th>Z-Matrix</th>
</tr>
</thead>
</table>
| Series             | \[
\begin{bmatrix}
1 & R \\
0 & 1
\end{bmatrix}
\] \[
\frac{1}{R + 2Z_0}
\begin{bmatrix}
R & 2Z_0 \\
2Z_0 & R
\end{bmatrix}
\] \[
\begin{bmatrix}
1 & 1 \\
-1/R & 1
\end{bmatrix}
\] \[
\begin{bmatrix}
1/R & 1 \\
-1/R & 1
\end{bmatrix}
\] |
| Shunt              | \[
\begin{bmatrix}
1 & 0 \\
1 & 1/R
\end{bmatrix}
\] \[
\frac{1}{Z_0 + 2R}
\begin{bmatrix}
-Z_0 & 2R \\
2R & -Z_0
\end{bmatrix}
\] \[
\begin{bmatrix}
R & R \\
R & R
\end{bmatrix}
\] |

Figure 8.11  Resistor connections: (a) series, (b) shunt, and (c) series-shunt.

In the case of a series-shunt configuration as shown in Figure 8.11(c), the total resistance is given by

\[
\frac{1}{R_T} = \sum_{i=1}^{n} \frac{1}{R_i}
\]

or

\[
R_T = \frac{1}{1/R_1 + 1/R_2 + \ldots + 1/R_n}
\] (8.25)

In the case of a series-shunt configuration as shown in Figure 8.11(c), the total resistance is given by
\[ R_T = R_1 + \frac{R_2 R_3}{R_2 + R_3} \] 

(8.26)

If a 25Ω resistor is connected in series with two 50Ω resistors connected in parallel, the total resistance is

\[ R_T = 25 + \frac{50 \times 50}{50 + 50} = 50\Omega \] 

(8.27)

Table 8.6 provides impedance, admittance, and transmission phase angle representations of various combinations of \( R, C, \) and \( L. \)

### 8.7 Effective Conductivity

The calculation for resistance of thin films is based on the assumption that the thickness of the films is much larger than the mean free path of electrons in

<table>
<thead>
<tr>
<th>Configuration</th>
<th>Impedance ( Z = R + jX )</th>
<th>Admittance ( Y = 1/Z )</th>
<th>Phase Angle ( \phi = \tan^{-1}(X/R) )</th>
</tr>
</thead>
<tbody>
<tr>
<td><img src="image" alt="Diagram" /></td>
<td>( R )</td>
<td>( 1/R )</td>
<td>0</td>
</tr>
<tr>
<td><img src="image" alt="Diagram" /></td>
<td>( R_1 R_2/(R_1 + R_2) )</td>
<td>( (1/R_1 + 1/R_2) )</td>
<td>0</td>
</tr>
<tr>
<td><img src="image" alt="Diagram" /></td>
<td>( R + j\omega L )</td>
<td>( (R - j\omega L)/R^2 + \omega^2 L^2 )</td>
<td>( \tan^{-1}(\omega L/R) )</td>
</tr>
<tr>
<td><img src="image" alt="Diagram" /></td>
<td>( R - j/\omega C )</td>
<td>( (R + j/\omega C)/ ) ( (R^2 + 1/\omega^2 C^2) )</td>
<td>(-\tan^{-1}(1/\omega CR) )</td>
</tr>
<tr>
<td><img src="image" alt="Diagram" /></td>
<td>( R + j(\omega L - 1/\omega C) )</td>
<td>( R - j(\omega L - 1/\omega C) ) ( R^2 + (\omega L - 1/\omega C)^2 )</td>
<td>( \tan^{-1}[(\omega L - 1/\omega C)/R] )</td>
</tr>
<tr>
<td><img src="image" alt="Diagram" /></td>
<td>( \omega R(\frac{\omega L + jR}{R^2 + \omega^2 L^2}) )</td>
<td>( R - j/\omega L )</td>
<td>( \tan^{-1}(R/\omega L) )</td>
</tr>
<tr>
<td><img src="image" alt="Diagram" /></td>
<td>( R(1 - j/\omega CR)) ( (1 + \omega^2 C^2 R^2) )</td>
<td>( 1/R + j/\omega C )</td>
<td>(-\tan^{-1}(\omega CR) )</td>
</tr>
<tr>
<td><img src="image" alt="Diagram" /></td>
<td>( \frac{1/R - j(\omega C - 1/\omega L)}{(1/R)^2 + (\omega C - 1/\omega L)^2} )</td>
<td>( \frac{1}{R} + j(\omega C - 1/\omega L) )</td>
<td>( \tan^{-1}[R(1/\omega L - \omega C)] )</td>
</tr>
</tbody>
</table>
the film metal. However, very thin films have decreased conductivity from the bulk value, due to the scattering of electrons from the film surface [14, 15]. Hansen and Pawlewicz [15] report a general formula for the effective conductivity \( \sigma_e \) in terms of the bulk conductivity \( \sigma \), the film thickness \( t \), and the electron mean free path \( p \) that is given as

\[
\frac{\sigma_e}{\sigma} = 1 - \frac{3}{8x} + \frac{e^{-x}}{16x} (6 - 10x - x^2 + x^3) + \frac{x}{16} (12 - x^2) E_1 (x)
\]

(8.28)

where \( x = t/p \) and \( E_1 (x) \) is the exponential integral [16]. Figure 8.12 provides a plot for \( \sigma_e/\sigma \) as a function of \( t/p \).

Liao [14] gives an approximate formula for \( \sigma_e/\sigma \) as follows:

\[
\frac{\sigma_e}{\sigma} = 0.75x \left[ \ln \left( \frac{1}{x} \right) + 0.4228 \right]
\]

(8.29)

which is valid for \( x \leq 0.2 \).

Another approximate formula by curve fitting the data in Figure 8.12 is obtained and is given below:

\[
\frac{\sigma_e}{\sigma} = \tanh (0.84 \sqrt{x})
\]

(8.30)
This equation is valid for \( x \geq 0.5 \). By comparing average data obtained using the above two expressions with data plotted in Figure 8.12, a reasonably good agreement was found over \( 0.2 < x < 0.5 \). Table 8.7 provides the electron mean free path for several materials.

### 8.8 Thermistors

Thermistors are resistors having very large TC values usually with positive sign and their resistance value increases exponentially with increasing temperature. The resistance-temperature relationship for thermistors may be expressed as [11]

\[
R(T) = A + Be^{CT}
\]  

where coefficients \( A \), \( B \), and \( C \) are determined by conducting measurements on the materials used. Thermistor materials commonly used are \( \text{BaTiO}_3 \), \( \text{SrTiO}_3 \), and \( \text{PbTiO}_3 \). Thermistors are commonly used in RF and microwave power meter sensors.

In summary, thin-film resistors as compared to bulk GaAs resistors have a much lower temperature dependence, are more linear, and exhibit less noise. However, in general, they need additional masks and processing steps. In M/A-COM’s MSAG process, no additional masks are required because the titanium tungsten nitride (TiWN) used as a thin-film resistor material is also used as a Schottky gate metal for FET fabrication [17–19].

### Table 8.7

Electron Mean Free Path, Bulk Conductivity, and Bulk Resistivity of Good Conductors

<table>
<thead>
<tr>
<th>Material</th>
<th>Electron Mean Free Path ( p ) (Å)</th>
<th>( \sigma \times 10^7 ) (S/m)</th>
<th>( \rho \times 10^{-8} ) (Ω-m)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Ag</td>
<td>570</td>
<td>6.17</td>
<td>1.62</td>
</tr>
<tr>
<td>Cu</td>
<td>420</td>
<td>5.80</td>
<td>1.724</td>
</tr>
<tr>
<td>Au</td>
<td>570</td>
<td>4.10</td>
<td>2.44</td>
</tr>
</tbody>
</table>

### References


Via Holes

In RF and microwave circuits, low-loss and low-inductance grounds are very important to achieve good gain, noise figure, insertion loss, VSWR, output power, power-added efficiency (PAE), and bandwidth performance. In MICs/MMICs, one needs the backside ground metallization to be connected with minimum possible inductance path to the top side of the substrate having RF ground pads. In MICs four basic techniques are used to achieve such ground connections. As shown in Figure 9.1, these are via hole, wire bonds, ribbon bonds, and wrap-around grounds. For RF applications of MMICs, via hole and wire bond techniques are commonly used, whereas the via hole is an integral part of monolithic microwave and millimeter-wave integrated circuits. A comparison of these ground connections is given in Table 9.1.

9.1 Types of Via Holes

There are two types of via holes (Figure 9.2): one used for interconnections of metal layers in a multilayer technology and the second type used for a backside via hole ground. These are briefly discussed next.

9.1.1 Via Hole Connection

In multilayer ceramics, via hole connections are an integral part of the process. The holes are punched in each green ceramic sheet and subsequently filled with a metal paste consisting of tungsten or molybdenum, which makes interconnections from layer to layer. Computer-controlled step and repeat equipment is
Figure 9.1 Various ground connection techniques in MICs: (a) via hole, (b) wire bond, (c) ribbon bond, and (d) wrap-around.

Table 9.1
Comparison of Various Ground Connections

<table>
<thead>
<tr>
<th>Feature</th>
<th>Via Hole</th>
<th>Wire Bond</th>
<th>Ribbon Bond</th>
<th>Wrap-Around</th>
</tr>
</thead>
<tbody>
<tr>
<td>Inductance value</td>
<td>Very low</td>
<td>Low</td>
<td>Very low</td>
<td>Very low</td>
</tr>
<tr>
<td>Layout flexibility</td>
<td>Excellent</td>
<td>Poor</td>
<td>Poor</td>
<td>Very poor</td>
</tr>
<tr>
<td>Realization in complex circuits</td>
<td>Easy</td>
<td>Difficult</td>
<td>Difficult</td>
<td>Very difficult</td>
</tr>
<tr>
<td>RF performance</td>
<td>Excellent</td>
<td>Good</td>
<td>Very good</td>
<td>Poor</td>
</tr>
<tr>
<td>Fabrication</td>
<td>Difficult</td>
<td>Easy</td>
<td>Easy</td>
<td>Very difficult</td>
</tr>
<tr>
<td>Throughput</td>
<td>Excellent</td>
<td>Good</td>
<td>Good</td>
<td>Poor</td>
</tr>
<tr>
<td>Cost</td>
<td>Moderate</td>
<td>Low</td>
<td>Low</td>
<td>High</td>
</tr>
</tbody>
</table>

used to punch holes with high precision. The minimum diameter used is about 6 mils.

In multilayer MMICs and digital ICs, the interconnection between different level metals is made by using via holes in the separating dielectric layer or
layers, which are generally of 1- to 3-μm-thick polyimide. For a 3 × 3-μm contact via hole, the dc resistance is about 0.1 Ω. They have minimum parasitics, are very reproducible, and are fabricated with almost 100% yield. Via hole connections are integral parts of transistors, inductors, transformers, and Lange couplers.

9.1.2 Via Hole Ground

A via hole ground is an opening in the dielectric substrate (e.g., GaAs, polyimide, or Al₂O₃) made either by dry or wet etching or punching techniques or by using laser drilling. In thin-film Al₂O₃ technology, laser drilling is exclusively used, whereas in LTCC multilayer ceramic technology, numeric precision-controlled punching is used. Via hole walls are then metallized to make a connection between the top and bottom sides.

In MMICs, the ground connection for active devices and passive components operating above L-band frequencies is traditionally achieved by backside via hole technology. They provide low-inductance grounding for transistors, diodes, capacitors, resistors, inductors, and transmission lines. They also provide great flexibility in the physical layout of the circuit. Otherwise, all of the circuit elements that need RF grounding have to be placed near the edge of the circuit or use open-circuited radial line stubs to realize effective RF grounds. The former approach adds uncertainty in the inductance value in addition to extra processing steps, whereas the latter approach requires more space and makes the circuit size larger. However, at millimeter-wave frequencies the latter technique is quite effective.

In MMICs, via holes are etched through the backside of the substrate. Via hole etching is usually performed by using dry etching employing reactive gases. This technique is also known as plasma etching and is a well-controlled process leading to vertical sidewalls and excellent yield. Via hole walls are then metallized using thick gold, which also completely fills the backside, making

Figure 9.2 Via hole connection through dielectric and backside via hole ground.
good connections with the via pads located on the front side of the locations of via holes. Thus, gold-filled via holes make good low-resistance (≤ 0.03Ω) and low-inductance (≤ 0.02 nH) connections between the front side pads and the backside wherever RF or dc grounding is desired.

Via holes require additional backside processing steps, including wafer thinning, via etching, and metallization, that increase fabrication time and wafer cost. Also backside processing lowers the yield because now one has to remount wafers with the front side, which has most of the circuitry, down. On the whole, via hole technology adds about 20% to 30% additional cost to wafers. Because most of the present wireless applications are below 3 GHz, where bond wire parasitic effects are not significant, almost all MIMC for such applications are produced without via hole technology, in order to compete with hybrid and printed circuit technologies. Salient features of via hole grounds can be summarized [1, 2] as follows:

1. **Low-inductance grounds**: Low-inductance grounds result in good RF ground returns, which are needed in FET power amplifier stages. An inductance in the source lead manifests itself as a resistive loss in the gate circuit and, hence, results in a reduction in power gain. At 20 GHz, an inductance of 50 pH reduces the gain of a 600-µm gate periphery FET by nearly 2 dB, whereas a 4-pH inductance degrades the gain by only 0.2 dB. Low-inductance grounds improve significantly the device performance at millimeter-wave frequencies. Via hole connections also provide good short circuits for microwave passive circuits.

2. **Excellent thermal paths**: Excellent thermal connections provide better heat-sinking paths for power transistors and also improve their reliability. The source contacts carry away some of the heat generated in FETs, which results in low-noise performance due to low thermal resistance. Thus via holes play an important role in low-noise and power devices.

3. **Compatible with MIC technology**: Although via holes require two more levels of processing steps, the processing is compatible with MIC technology. Other methods of grounding, namely, wrap-arounds, sheet grounding, transformers, and so on, consume a large portion of the available area, whereas via holes require minimal substrate area resulting in much better real estate utilization.

### 9.2 Via Hole Models

Several different techniques have been applied to develop via hole models. These include analytical methods [3], a quasistatic approach [4], full-wave analysis [5–15], time-domain measurements [16, 17], and S-parameter measurement-
based models [18]. Analytical models have limited accuracy; quasistatic models are valid for dimensions much smaller than the operating wavelengths; full-wave techniques provide accurate results but require long computational times; and measurement-based models are valid for only those geometries used in the characterization. These methods are briefly discussed in this section.

9.2.1 Analytical Expression

An analytical expression for the inductance, $L_{\text{via}}$, of a cylindrical via hole shown in Figure 9.3 was obtained by Goldfarb and Pucel [3] and is given below.

$$L_{\text{via}} = 0.2 \left[ h - \ln \left( \frac{h + \sqrt{r^2 + h^2}}{r} \right) + \frac{3}{2} \left( r - \sqrt{r^2 + h^2} \right) \right] \quad (\text{pH}) \quad (9.1)$$

where $r$ and $h$, the radius and height of the via hole, respectively, are expressed in microns.

![Figure 9.3](image-url)  
Figure 9.3 Top and side views of a cylindrical via in microstrip configuration. (From: [3]. © 1991 IEEE. Reprinted with permission.)
The preceding expression shows good agreement with the measured and EM simulated data. Figure 9.4 shows the variation of via inductance obtained using (9.1) and numerical simulation [5] versus $dl/b$ ($d = 2r$) ratio for several GaAs substrate heights. Numerical calculations and (9.1) do not include the effect of via hole pad.

The resistance of the via hole may be approximately calculated using the following expression:

$$R_{\text{via}} = R_{\text{dc}} \sqrt{1 + \frac{f}{f_\delta}}$$  \hspace{1cm} (9.2a)

where

$$f_\delta = \frac{1}{\pi \mu_0 \sigma t^2}$$  \hspace{1cm} (9.2b)

Here $f$ is the operating frequency, $\mu_0$ the free-space permeability, $\sigma$ the conductivity of the metal, and $t$ its thickness.

### 9.2.2 Quasistatic Method

Configuration of two semi-infinitely long wires connected by a via through a circular hole in a ground plane were analyzed using the method of moments by Wang et al [4]. The geometry studied is shown in Figure 9.5. The pi-equivalent circuit model consisting of two excess capacitances $C_{e1}$ and $C_{e2}$ and

![Figure 9.4](image-url)  \hspace{1cm} **Figure 9.4** Variation of via hole inductance versus diameter-to-height ratio. (From: [3]. © 1991 IEEE. Reprinted with permission.)
an excess inductance is shown in Figure 9.6. The via consists of wires 3 and 4 and TT is the plane of reference. The radii of four wire sections 1, 2, 3, and 4 are \( a_1, a_2, a_3, \) and \( a_4, \) and \( a_5 \) is the radius of the via hole. The media above and below the ground plane have permittivities and permeabilities as \( \varepsilon_1, \mu_1 \) and \( \varepsilon_2, \mu_2, \) respectively, and their heights, \( h_1 \) and \( h_2, \) are much longer than the wire radii. For nonmagnetic media, \( \mu_1 = \mu_2 = \mu_0. \) An expression for the excess inductance is given by

\[
L_e = \sum \frac{2a_i}{\varepsilon_i} \ln \left( \frac{2a_i}{a_5} \right)
\]
\[ L_e = \frac{\mu_1}{2\pi} b_1 \ln \left( k_1 \frac{b_1}{a_3} \right) + \frac{\mu_2}{2\pi} b_2 \ln \left( k_2 \frac{b_2}{a_3} \right) \]  

(9.3)

where \( k_1 \) and \( k_2 \) are constants and their approximate value is \( k_1 = k_2 = 0.5413 \). No simple expressions for the excess capacitances are available. Figure 9.7 shows the normalized \( C_{e1} \) capacitance as a function of normalized \( b_1 \). The curves are also applicable for \( C_{e2} \) by replacing subscript 1 by 2.

### 9.2.3 Parallel Plate Waveguide Model

Hoffman [19] described a via hole model located between the microstrip conductor and ground plane as shown in Figure 9.8 (inset) along with EC model. The model parameter values were obtained using the parallel plate waveguide model as discussed in Chapter 14. Figure 9.8 shows the variations of series inductance and shunt inductance values (normalized with respect to the substrate height) versus the diameter of the via hole (normalized with respect to the microstrip width). The values were calculated for \( \varepsilon_r = 9.8 \) and \( h/\lambda_0 = 0.001 \). The normalized \( L_s/h \) and \( L_p/h \) values are functions of \( \varepsilon_r, d/W, \) and \( h/\lambda_0 \). However, it is suggested that the data in Figure 9.8 are still valid within reasonable accuracy over \( 2.3 \leq \varepsilon_r \leq 20 \) and \( h/\lambda_0 \leq 0.02 \). As shown in Figure 9.8, the series element \( L_s \) becomes smaller and shunt element \( L_p \) becomes larger with decreasing \( d/W \) and \( W/h \) values.

![Figure 9.7 Normalized excess capacitance \( C_{e1} \) of the upper wire versus \( h_1/a_1 \) ratio for \( a_5 = 2a_3 \) and \( k = a_1/a_3 \). (From: [4]. © 1998 IEEE. Reprinted with permission.)](image-url)
9.2.4 Method of Moments

Single and double via holes were EM simulated using the method of moments. The calculations were performed using Sonnet Software [20] for several line widths over the 2- to 20-GHz bandwidth. The cylindrical hole was approximated by an octagonal hole, and equivalent inductance values were extracted from one-port $S$-parameters. The single via and double via geometries analyzed are shown in Figure 9.9. Dimensions shown are in mils. The substrate used is alumina, $\varepsilon_r = 9.8$. The EC model representation is a simple shunt inductor. Figure 9.10(a, b) shows the inductance values of a single via obtained for 15- and 25-mil-thick substrates, respectively.

Figure 9.10(c, d) shows the inductance values of a double via, again for 15- and 25-mil-thick substrates, respectively. Note that, as expected the equivalent inductance for the double via hole is lower than that for a single via hole, but not half due to the mutual coupling as discussed in Chapter 2, which again
Figure 9.9 Single via and double via configurations.

Figure 9.10 Inductance versus frequency: (a) single via, \( h = 15 \) mil; (b) single via, \( h = 25 \) mil; (c) double via, \( h = 15 \) mil; and (d) double via, \( h = 25 \) mil. (From: [20]. © 1992 IEEE. Reprinted with permission.)
depends on the separation between via holes. The sharp increase in equivalent inductance for $W = 2$ mils at 2 GHz is reported to be due to the numerical precision problem in the analysis.

### 9.2.5 Measurement-Based Model

The measurement-based model of a via hole can be derived using one-port or two-port $S$-parameters. In this case the via hole structure is represented by a lumped-element EC. Figure 9.11(a) shows the top view of a via hole embedded in the transmission line TRL. The equivalent circuit representation of this element given in Figure 9.11(b) is composed of a series inductance and shunt capacitance associated with the via hole pad and the shunt inductance and

![Figure 9.11](image-url)
resistance of the metal plug. The comparison between the via hole model and its three measured data sets, shown in Figure 9.12, indicates an excellent correlation. Table 9.2 provides model parameters for two pad dimensions and two substrate thicknesses.

A via hole model has also been validated by comparing the measured and simulated $S_{11}$ data for a 5-pF capacitor terminated by a via hole using a 75-µm-thick GaAs substrate.

### 9.3 Via Fence

Low-cost RF and microwave systems mandate a higher level of integration and more circuit functions in a smaller package. In other words, one needs to integrate RF/microwave circuits, digital circuits, and interconnect and bias lines in a compact package to lower the volume and cost. When such components are placed in proximity to each other, a fraction of the power present on the

![Figure 9.12](image)

*Figure 9.12* Measured versus modeled input reflection coefficient of a via hole. Substrate thickness = 125 µm.
Table 9.2
Physical Dimensions and Equivalent Model Parameters Values for Via Hole of Figure 9.11

<table>
<thead>
<tr>
<th>Physical Dimensions</th>
<th>VIA75-1</th>
<th>VIA75-2</th>
<th>VIA125-1</th>
<th>VIA125-2</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Width, ( W )</td>
<td>175</td>
<td>225</td>
<td>175</td>
<td>225</td>
<td>( \mu \text{m} )</td>
</tr>
<tr>
<td>Length, ( \ell )</td>
<td>175</td>
<td>225</td>
<td>175</td>
<td>225</td>
<td>( \mu \text{m} )</td>
</tr>
<tr>
<td>Substrate thickness, ( h )</td>
<td>75</td>
<td>75</td>
<td>125</td>
<td>125</td>
<td>( \mu \text{m} )</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Equivalent Circuit Values</th>
<th>VIA75-1</th>
<th>VIA75-2</th>
<th>VIA125-1</th>
<th>VIA125-2</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Inductance, ( L_1 )</td>
<td>0.017</td>
<td>0.023</td>
<td>0.022</td>
<td>0.029</td>
<td>nH</td>
</tr>
<tr>
<td>Inductance, ( L_2 )</td>
<td>0.003</td>
<td>0.003</td>
<td>0.005</td>
<td>0.005</td>
<td>nH</td>
</tr>
<tr>
<td>Resistance, ( R )</td>
<td>0.02</td>
<td>0.02</td>
<td>0.02</td>
<td>0.02</td>
<td>( \Omega )</td>
</tr>
<tr>
<td>Shunt capacitance, ( C )</td>
<td>0.09</td>
<td>0.13</td>
<td>0.07</td>
<td>0.10</td>
<td>pF</td>
</tr>
</tbody>
</table>

Main structure is coupled to the secondary structure. The power coupled is a function of the physical dimensions of the structure, TEM (transverse electromagnetic) or non-TEM, mode of propagation, the frequency of operation, and the direction of propagation of the primary power. In these structures, there is a continuous coupling between the electromagnetic fields, known as parasitic coupling or cross-talk. Such parasitic coupling can take place between the distributed matching elements or closely spaced lumped elements, affecting the electrical performance of the circuit in several ways depending on the type of circuit. It may change the frequency response in terms of frequency range and bandwidth and degrade the gain/insertion loss and its flatness, input and output VSWR, and many other characteristics including output power, power-added efficiency, and noise figure. This coupling can also result in the instability of an amplifier circuit or create feedback resulting in a peak or a dip in the measured gain response or a substantial change in a phase-shifter response.

In general, this parasitic coupling is undesirable and an impediment in obtaining an optimal solution in a circuit design. However, this coupling effect can be reduced by using metal-filled via holes known as a via fence [21–23]. Via fences provide an electric wall between the fringing fields and are commonly used in single and multilayer ceramic technologies, silicon and GaAs MIC technologies, and system-on-a-package (SOP) technology. In this structure, connecting via top pads by a strip improves the isolation between the structures by 6 to 10 dB.

To accurately determine such coupling, an electromagnetic simulator such as three-dimensional finite-element method was used [24]. The results of the analysis is for the structure, fabricated in LTCC technology, are shown in Figure 9.13. The parameters for the structure are given in Table 9.3.
Table 9.3
Summary of Substrate, Microstrip, and Via Hole Parameters Used to Calculate Isolation Between Two Microstrip Lines in the Via Fence Structure

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Substrate: Glass-ceramic</td>
<td>$\varepsilon_r = 5.2$</td>
</tr>
<tr>
<td>Thickness</td>
<td>$h = 0.25$ mm</td>
</tr>
<tr>
<td>Microstrip: Width</td>
<td>$W = 0.414$ mm (50$\Omega$)</td>
</tr>
<tr>
<td>Length</td>
<td>$\ell = 11.7$ mm</td>
</tr>
<tr>
<td>Distance between lines</td>
<td>$D = 1.814$ mm</td>
</tr>
<tr>
<td>Via: Diameter</td>
<td>$d = 0.25$ mm</td>
</tr>
<tr>
<td>Distance between microstrip and via fence</td>
<td>$S = 0.75$ mm</td>
</tr>
</tbody>
</table>

Figure 9.14 shows the calculated forward coupling between two microstrip lines, with and without a via fence, versus frequency. Here, $G$ is the distance between via posts, center to center, and “no strip” means vias are not connected by the strip on the top side. The data show that the via fence with strip improves coupling by about 8 dB, whereas via posts without strip degrade coupling.
9.3.1 Coupling Between Via Holes

The coupling between two via holes was analyzed using an EM simulator. Figure 9.15(a) shows the structure, where $D$ is the separation between via hole pads. The pad is a square geometry having a side dimension of 165 $\mu$m. The substrate is 125-$\mu$m-thick GaAs. The coupling between two via holes versus frequency for four separations (15, 100, 200, and 400 $\mu$m) is shown in Figure 9.15(b). The coupling for offset via holes, as shown in Figure 9.16(a), was also evaluated. Figure 9.16(b) shows the coupling coefficient versus frequency for four offset $S$ values (40, 80, 165, and 330 $\mu$m) and $D = 60$ $\mu$m. The coupling is a strong function of distance between via hole plugs and does not depend on their orientations.

9.3.2 Radiation from Via Ground Plug

At low frequencies, a via hole acts as a short; however, as the frequency increases, the reactive component and radiation resistance become significant at high frequencies. Cerri et al. [25] have calculated the radiation resistance using a full-wave analysis. In this case, the via hole is represented by a series combination
of an inductor and a radiation resistance. Figure 9.17 shows a plot of calculated frequency dependence of radiation resistance for an 80-μm-diameter via hole. The GaAs substrate thickness was 200 μm. Although the radiation resistance becomes significant at millimeter-wave frequencies, its value below 20 GHz is negligible.

### 9.4 Plated Heat Sink Via

In MMICs, active devices such as FETs, HEMTs, and HBTs have via hole grounds for source pads and emitter pads, respectively. Such ground connections have appreciable inductance to reduce gain at higher frequencies. To lower source inductance and reduce thermal resistance of FETs, *plated heat sinks* (PHS) are widely used for discrete devices. In this case (shown in Figure 9.18), each source pad is connected to the PHS through the holes underneath these pads.

### 9.5 Via Hole Layout

When an MMIC chip is mounted on a substrate (alumina, BeO, AlN, and so on), establishing a good ground connection between the back of the chip and
Figure 9.16 (a) Two via holes in offset configuration and (b) simulated coupling coefficient versus frequency.

Figure 9.17 Radiation resistance of a via hole.
the back of the substrate is essential. Here the substrate is epoxied/soldered to a conductor or a fixture. A poorly grounded MMIC chip may exhibit reduced performance or spurious oscillations [26]. To minimize these effects, several via holes are used to connect the mounting pad under the footprint of the chip to case ground. The layout of such via holes and their numbers helps greatly in the elimination of resonant modes in the mounting pad. A large number of via holes, permitted by substrate technology and cost, are generally used to ensure the reproduction of the MMIC performance. Several other factors including thinner substrates, larger via hole size, via spacings of less than \( \lambda/20 \) at the maximum operating frequency, and chips having minimum possible out-of-band gain help in achieving acceptable RF performance and eliminate spurious oscillations.

References


10

Airbridges and Dielectric Crossovers

10.1 Airbridge and Crossover

The primary purpose of airbridges and dielectric crossovers is to provide a cross-connection for two nonconnecting printed transmission-line sections as shown in Figure 10.1. They are also commonly employed in transistors (e.g., to create a nonconnecting crossover between a multiple source and gate or emitter and base), electrodes, spiral inductors and transformers, MIM capacitors (to improve the breakdown voltage), Lange couplers (to connect alternate lines), and coplanar waveguide (CPW) based MMICs to connect both ground planes in order to suppress the propagation of the coupled slotline mode.

Airbridges use air as the dielectric between the two conductors, whereas dielectric crossovers employ a layer of low dielectric constant material such as polyimide or BCB. Airbridges and dielectric crossovers have also been used in reducing the shunt capacitance between the conductors and the ground plane in MMIC spiral inductors and transformers. Such structures are called airbridged inductors and transformers. Low shunt capacitance is a desirable feature of a component to extend the maximum operating frequency.

The airbridge and dielectric crossover allow MICs using multilayer technologies to have one conductor crossing over another. This crossover consists of a metal strap that bridges one or more conductors on the substrate surface. The strap is separated from the bottom conductors by a 1.5- to 3-μm air gap. A good example of airbridge use is in the design of a spiral inductor, which requires a connection to its inner terminal [Figure 10.2(a)]. Depositing photoresist over the conductors to be crossed forms the airbridge. The crossover metal is deposited on the photoresist and plated, after which the photoresist is removed, forming an airbridge. Figure 10.2(b) shows a blowup of the airbridge structure.
Figure 10.1  Airbridge and crossover configurations: (a) airbridge and (b) crossover.

Figure 10.2  Applications of airbridge or crossover: (a) inductor, (b) suspended microstrip, (c) CPW, and (d) capacitor.

used in a suspended coil inductor. Figure 10.2(c, d) shows airbridge applications in CPW line and a MIM capacitor. Multilayer structures are generally fabricated in MMICs using very thin dielectric layers of insulating materials such as silicon nitride ($\varepsilon_{rd} \approx 6.7$) and polyimide ($\varepsilon_{rd} \approx 3.2$). The dielectric constant of these materials can vary from foundry to foundry depending on the composition used.
10.2 Analysis Techniques

Analyses of airbridges and dielectric crossovers can be carried out by treating them as multilayered structures [1, 2]. Airbridge structures, such as that shown in Figure 10.2(b), can be approximately analyzed using multilayer dielectric microstrip lines, whereas crossover geometry, shown in Figure 10.1(b), is accurately analyzed using three-dimensional EM simulators as described in Chapter 2. Analysis of multilayered dielectric microstrip lines has been performed using quasistatic analyses, such as the variational method [3–5], and full-wave methods including spectral-domain [1, 2, 6–8], finite-difference time-domain (FDTD) [9, 10], and finite-difference [11] methods and the method of moments [12].

10.2.1 Quasistatic Method

For the quasistatic analysis of multilayer microstrip transmission lines having two or more dielectric interfaces, the variation method is found to be the simplest. This method requires setting up either the potential function or the Green’s function for the geometry under investigation. These functions are derived either by solving a set of algebraic equations obtained by applying the boundary conditions at various interfaces [3–5] or by using the transverse transmission-line method [13, 14]. The latter approach is simpler. For the sake of simplicity, the strip conductor is assumed to be infinitely thin.

The boundary conditions and continuity conditions of the structure, shown in Figure 10.3, in the Fourier transform domain are given as follows:

![Figure 10.3](image-url) Microstrip-like multilayer dielectric transmission-line configuration.
\[ \bar{\phi}(\beta, 0) = 0 \]  
(10.1a)

\[ \bar{\phi}(\beta, h'_4) = 0 \]  
(10.1b)

\[ \bar{\phi}(\beta, h_1 + 0) = \bar{\phi}(\beta, h_1 - 0) \]  
(10.1c)

\[ \epsilon_{r1} \frac{d}{dy} \bar{\phi}(\beta, h_1 + 0) = \epsilon_{r2} \frac{d}{dy} \bar{\phi}(\beta, h_1 - 0) \]  
(10.1d)

\[ \bar{\phi}(\beta, h'_2 + 0) = \bar{\phi}(\beta, h'_2 - 0) \]  
(10.1e)

\[ \epsilon_{r2} \frac{d}{dy} \bar{\phi}(\beta, h'_2 + 0) = \epsilon_{r3} \frac{d}{dy} \bar{\phi}(\beta, h'_2 - 0) - \frac{\bar{f}(\beta)}{\epsilon_0} \]  
(10.1f)

\[ \bar{\phi}(\beta, h'_3 + 0) = \bar{\phi}(\beta, h'_3 - 0) \]  
(10.1g)

\[ \epsilon_{r3} \frac{d}{dy} \bar{\phi}(\beta, h'_3 + 0) = \epsilon_{r4} \frac{d}{dy} \bar{\phi}(\beta, h'_3 - 0) \]  
(10.1h)

and

\[ h'_2 = h_1 + h_2, \quad h'_3 = h_1 + h_2 + h_3 \quad \text{and} \quad h'_4 = h_1 + h_2 + h_3 + h_4 \]

where \( \bar{\phi} \) and \( \bar{f} \) are the Fourier transforms of the potential and charge distribution functions respectively, \( \beta \) is the Fourier transform variable, the \( h_i \) values represent the thicknesses of the dielectric sheet materials, and \( \epsilon_{r_i} = \epsilon_i / \epsilon_0 \), where \( \epsilon_0 \) is the free-space permittivity. Substituting these conditions in the general solution of the Poisson’s equation, one obtains the potential distribution on the strip in terms of \( \bar{f}(\beta) \). The variational expression for the line capacitance in the \( \beta \) coordinate can be written as

\[ \frac{1}{C} = \frac{1}{2 \pi Q^2} \int_{-\infty}^{\infty} \bar{f}(\beta) \bar{\phi}(\beta, h'_2) \, d\beta \]  
(10.2)

where \( Q \) denotes the total charge on the strip conductor and is given by

\[ Q = \int_{-\infty}^{\infty} f(x) \, dx \]  
(10.3)
\[
\tilde{f}(\beta) = \int_{-\infty}^{\infty} f(x) e^{i\beta x} \, dx
\]  
(10.4)

The function \(f(x)\) represents charge distribution on the strip conductor. In the variational method, one can use an approximate trial function for \(f(x)\) and incur only a second-order error in (10.2). In the present case, the charge distribution on the strip conductor has been assumed as follows:

\[
f(x) = \begin{cases} 
1 + \left| \frac{2x}{W} \right|^3 & -W/2 < x < W/2 \\
0 & \text{elsewhere}
\end{cases}
\]  
(10.5)

From (10.3), (10.4), and (10.5),

\[
\frac{\tilde{f}(\beta)}{Q} = 1.6 \left\{ \sin \left( \frac{\beta W}{2} \right) \right\} + \frac{2.4}{(\beta W/2)^2} 
\times \left\{ \cos \left( \frac{\beta W}{2} \right) - \frac{2 \sin \left( \frac{\beta W}{2} \right)}{(\beta W/2)} + \frac{\sin^2 \left( \frac{\beta W}{4} \right)}{(\beta W/4)^2} \right\}
\]  
(10.6)

To solve (10.2), we still need to find the \(\tilde{\phi}(\beta, h_2')\) function. The Fourier transforms of the potential function \(\tilde{\phi}(\beta, h_2')\) can be determined by solving (10.1a)–(10.1h) or by using a transverse transmission-line approach, which is discussed next. Using the standard procedure for transmission lines as delineated in Figure 10.4, the admittance in the charge plane can be written

\[
Y = Y_2 + Y_3
\]  
(10.7)

where

\[
Y_2 = \epsilon_{r2} \frac{Y_1 + \epsilon_{r2} \tanh (\beta h_2)}{\epsilon_{r2} + Y_1 \tanh (\beta h_2)}
\]  
(10.8a)

\[
Y_3 = \epsilon_{r3} \frac{Y_4 + \epsilon_{r3} \tanh (\beta h_3)}{\epsilon_{r3} + Y_4 \tanh (\beta h_3)}
\]  
(10.8b)

and

\[
Y_1 = \epsilon_{r1} \coth (\beta h_1)
\]  
(10.8c)
Figure 10.4 Equivalent transmission-line model.

\[ Y_4 = \varepsilon_{r4} \coth(\beta h_4) \quad (10.8d) \]

For standard open microstrip, \( h_2 = h_3 = 0, h_4 = \infty \):

\[ Y = \varepsilon_{r1} \coth(\beta h_1) + 1 \quad (10.9) \]

For shielded microstrip, \( h_2 = h_3 = 0 \)

\[ Y = \varepsilon_{r1} \coth(\beta h_1) + \varepsilon_{r4} \coth(\beta h_4) \quad (10.10) \]

For two-layer open microstrip, \( h_3 = 0, h_4 = \infty \)

\[ Y = \varepsilon_{r2} \frac{\varepsilon_{r1} + \varepsilon_{r2} \tanh(\beta h_1) \tanh(\beta h_2)}{\varepsilon_{r2} \tanh(\beta h_1) + \varepsilon_{r1} \tanh(\beta h_2)} + 1 \quad (10.11) \]
The potential function $\Phi$ in terms of the admittance $Y$ is given by

$$\Phi(\beta, h^{'2}) = \frac{f(\beta)}{\varepsilon_0 \beta Y}$$

(10.12)

From (10.2) and (10.9)

$$\frac{1}{C} = \frac{1}{\pi\varepsilon_0 Q^2} \int_0^\infty \frac{f^2(\beta)}{\beta Y} d\beta$$

(10.13)

From (10.11) and (10.13), for a two-layer open microstrip,

$$\frac{1}{C} = \frac{1}{\pi\varepsilon_0 Q^2} \int_0^\infty \frac{f^2(\beta) d(\beta h)}{\left[ \varepsilon_r \varepsilon_1 + \varepsilon_r \varepsilon_2 \tanh (\beta b_1) \tanh (\beta b_2) \right]} (\beta h)$$

(10.14)

Substituting (10.6) in (10.14), the resulting integral can be evaluated using numerical techniques. After evaluating the capacitance $C$ for a unit length of the microstrip with the dielectric layers present and the capacitance $C_a$ when all dielectric layers are replaced by air, the characteristic impedance $Z_0$ and the effective dielectric constant $\varepsilon_{re}$ can be determined from these capacitances as follows:

$$Z_0 = \frac{1}{c \sqrt{CC_a}}$$

(10.15a)

$$\varepsilon_{re} = \frac{C}{C_a}$$

(10.15b)

or

$$C = \frac{\sqrt{\varepsilon_{re}}}{Z_0 c}$$

(10.16a)

$$L = \frac{Z_0 \sqrt{\varepsilon_{re}}}{c}$$

(10.16b)

where capacitance $C$ and inductance $L$ are per unit length of a microstrip line, and $c$ is the velocity of light. If $c = 3 \times 10^8$ m/s, then $C$ and $L$ are expressed as F/m and H/m, respectively.
Figure 10.5 shows the calculated capacitance and inductance per unit length of a microstrip as a function of strip width for various values of air and polyimide thickness under the conductor. The substrate was 125-\(\mu\)m-thick GaAs (\(\varepsilon_r = 12.9\)) and the gold conductors were 4.5 \(\mu\)m thick. The capacitance reduces significantly even for small thicknesses, whereas the inductance is almost constant.

### 10.2.2 Full-Wave Analysis

#### 10.2.2.1 Spectral-Domain Techniques

The analysis of a microstrip line, shown in the inset of Figure 10.5(a), was performed using the spectral-domain technique [8]. The simulated results are shown in Figure 10.6 for \(C\) and \(L\) when the GaAs substrate is 100 \(\mu\)m thick and the separation between the substrate and thin conductor \(d\) varies from 0 to 10 \(\mu\)m. The capacitance drops to about 35% of its nonbridged value when the airbridge is about 3 \(\mu\)m high. However, the change in the inductance is very small.

Goldfarb and Tripathi [8] also simulated spiral inductors with and without an airbridge using the spectral-domain technique and revealed their effect on the self-resonant frequency. Two nine-segment inductors, one having and airbridge [Figure 10.2(b)] and the other using the standard process (i.e., inductor pattern placed directly on GaAs substrate), were simulated. The inductor with the airbridge has approximately 50% of its inductor length 3 \(\mu\)m high above the 100-\(\mu\)m-thick GaAs substrate surface. The physical parameters for the inductors were \(W = 10\ \mu\)m, \(S = 5\ \mu\)m, outside width = 149 \(\mu\)m, and outside length = 132 \(\mu\)m. The inside port of the inductor was grounded using a via hole. The calculated SRF for the airbridged inductor was 19.7 GHz compared to 18.55 GHz for the standard inductor. This 6.2% increase in the resonant frequency was due to an approximately 12.8% lower shunt capacitance.

#### 10.2.2.2 Method of Moments

The multilayer microstrip was also analyzed using the method of moments [15]. Several multilayer microstrip lines on alumina, GaAs, and high-K substrates were analyzed using the Sonnet EM simulator. Figures 10.7, 10.8, and 10.9 show the characteristic impedance, \(Z_0\), and effective dielectric constant, \(\varepsilon_{re}\), versus polyimide thickness for \(\varepsilon_r = 9.9, 12.9,\) and 20, respectively. The substrate thickness values for these materials are 380, 75, and 250 \(\mu\)m, respectively. The characteristic impedance increases and \(\varepsilon_{re}\) decreases with increasing polyimide thickness \(d\). For a small value of \(d\), the change in the \(Z_0\) and \(\varepsilon_{re}\) values is large with respect to \(d = 0\). As can be noted by using a thin layer of polyimide material, the impedance can be increased by more than 50%, and impedance values as large as 125 to 140\(\Omega\) can easily be realized on thin substrates.
Figure 10.5 Calculated capacitance and inductance per unit length of a multilayer GaAs microstrip of various values of $d$ and $W$, for $h = 125 \, \mu m$ and $t = 4.5 \, \mu m$: (a) capacitance for airbridge, (b) capacitance for crossover, and (c) inductance for crossover.
Figure 10.6 Calculated inductance and capacitance per unit length versus airbridge height.

Figure 10.10 shows the calculated capacitance per unit length of a microstrip line versus the polyimide thickness. Even thin layers of low dielectric constant under the microstrip conductors reduce the capacitance significantly. This feature can effectively be used to reduce the parasitic capacitance of a lumped inductor, thereby extending the maximum operating frequency, as discussed in Section 3.2 of Chapter 3 or such microstrip lines can be used in matching networks to tune out the device capacitance over a wider bandwidth.

10.3 Models

Both analytical and measurement techniques have been used to develop equivalent circuit models for the airbridge. These are discussed next.

10.3.1 Analytical Model

A simple representation of an airbridge is the parallel plate capacitance given by

$$C = \frac{\varepsilon_0 \varepsilon_{rd} A}{d}$$  \hspace{1cm} (10.17)

where $\varepsilon_{rd}$ is the dielectric constant between the plates, $A$ is the overlap area, and $d$ is the separation between the two conductors. A more accurate model for an airbridge in CPW technology is given by [16] and shown in Figure 10.11. Here
Figure 10.7 Calculated characteristics of multilayer microstrip lines on alumina substrate, \(\varepsilon_r = 9.9, h = 380 \, \mu\text{m}, t = 6 \, \mu\text{m}\) for (a) \(Z_0\) and (b) \(\varepsilon_{re}\).

\[
C = C_p + C_b \quad (10.18a)
\]

\[
C_p = \frac{0.1219\ell}{\ln \left( \frac{29.6}{u} + \sqrt{1 + \left( \frac{2}{u} \right)^2} \right)} \quad (10.18b)
\]

with \(u = W/t\).

\[
C_b = 0.101 \frac{W}{t} \exp \left( -\frac{1.782}{t} \right) \quad (10.18c)
\]

where the dimensions are in microns and capacitances are in femtofarads. The inductance \(L\) can be evaluated using (2.13) from Chapter 2 with conductor width \(W\) and length \(\ell/2\).
Figure 10.8 Calculated characteristics of multilayer microstrip lines on GaAs substrate, \( \varepsilon_r = 12.9, h = 75 \, \mu m, t = 4.5 \, \mu m \) for (a) \( Z_0 \) and (b) \( \varepsilon_{re} \).

10.3.2 Measurement-Based Model

The critical parameter in the airbridge model is the coupling between the two conductors. An airbridge can be simply modeled by measuring S-parameters. Unfortunately, this technique requires a four-port measurement, which is difficult with on-wafer testing. An indirect method for modeling an airbridge using a short-circuited \( \lambda/4 \) resonator coupled to a microstrip feed line through an airbridge, as shown in Figure 10.12(b), was used [17]. This technique works well because the small capacitance results in a light loading of the resonator, which increases its resonant frequency. Therefore, the two-port transmission response contains a sharp, easily observable notch at the resonant frequency of the quarterwave structure. The value of the coupling capacitance can easily be
ascertained by calculating the frequency shift in the resonant frequency caused by the additional airbridge capacitance. The model parameters are extracted by computer optimization using conventional circuit analysis as discussed in Chapter 2.

This technique was used to model two airbridge structures on a 125-μm-thick GaAs substrate where an 88-μm-wide line (50Ω) crossed over an 88-μm-wide line and an 88-μm-wide line crossed over a 20-μm-wide line (80Ω). Figure 10.13(a) shows the EC model used to represent the airbridge crossover, and Figure 10.13(b) compares the measured and simulated performance for the 20-μm-wide line airbridge. Table 10.1 lists the model parameter values obtained for the GaAs IC process [17].

Figure 10.9 Calculated characteristics of multilayer microstrip lines on high-K substrate, $\varepsilon_r = 20$, $h = 250$ μm, $t = 6$ μm for (a) $Z_0$ and (b) $\varepsilon_{re}$. 
Figure 10.10 Calculated capacitance per unit length of a multilayer GaAs microstrip for various values of $d$ and $W$, with $h = 75 \, \mu\text{m}$ and $t = 4.5 \, \mu\text{m}$. Reduction in capacitance is as large as 60%.

Figure 10.11 (a) Geometry of a coplanar airbridge, (b) airbridge cross-section, and (c) EC model.
Airbridges and Dielectric Crossovers

Figure 10.12 (a) A top view of the airbridge crossover and (b) physical layout of the test structure used for characterizing an airbridge crossover.
Figure 10.13 (a) Equivalent circuit model of the airbridge crossover and (b) measured and simulated performance of a 20-$\mu$m-wide line airbridge.

Table 10.1
Physical Dimensions and Equivalent Model Values for Two Airbridge Geometries

<table>
<thead>
<tr>
<th>Parameter</th>
<th>AIRBRG1</th>
<th>AIRBRG2</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Width of lower line, $W_1$</td>
<td>88</td>
<td>20</td>
<td>$\mu$m</td>
</tr>
<tr>
<td>Width of overlay, $W_2$</td>
<td>88</td>
<td>88</td>
<td>$\mu$m</td>
</tr>
<tr>
<td>Substrate thickness, $h$</td>
<td>125</td>
<td>125</td>
<td>$\mu$m</td>
</tr>
<tr>
<td>Series inductance, $L$</td>
<td>0.004</td>
<td>0.0025</td>
<td>nH</td>
</tr>
<tr>
<td>Coupling capacitance, $C_1$</td>
<td>0.45</td>
<td>0.115</td>
<td>pF</td>
</tr>
<tr>
<td>Capacitance to ground, $C_2$</td>
<td>0.005</td>
<td>0.0005</td>
<td>pF</td>
</tr>
</tbody>
</table>
References


11

Transformers and Baluns

Inductor transformers are employed in RF and microwave circuits for various applications including impedance matching, power dividers/combiners, double balanced mixers, power amplifiers, signal coupling, and phase shifting. A transformer at RF frequencies consists of two or more mutually coupled coils of wires wrapped around a common core. When an RF signal is applied across input terminals of a coil also known as the primary coil, it induces magnetic fields in all other coupled coils, known as secondary coils, and producing RF voltages at the terminals of the coupled coils. Classical coil transformers used at low and radio frequencies can be realized in the printed circuit form by hybrid and monolithic techniques in the microwave frequency range. A major challenge in the printed coil transformers is that of maintaining low parasitic capacitances and series resistances, in order to operate these components at higher frequencies with low insertion loss. The transformers can be two-, three-, or four-port components. The three-port transformers may have 0°, 90°, or 180° phase difference at the output ports. The treatment of such transformers can be found in several books [1–7].

An inductor transformer’s frequency response is limited to low frequencies due to winding lengths, inductive reactance, leakage inductance, losses, and associated parasitic capacitances. Using ferrite cores with large permeabilities and minimizing losses and parasitic capacitance can extend the frequency of operation. The use of such transformers has been reported up to 4 GHz.

In this chapter, we describe the basic theory of inductor transformers and briefly discuss the various types of such transformers.
11.1 Basic Theory

11.1.1 Parameters Definition

11.1.1.1 Turns Ratio
Transformers are designated by an impedance ratio, for example, $1:n^2$ where $n$ is the number of turns ratio. In this case, the secondary impedance is $n^2$ times primary impedance. When $n > 1$, the transformer is known as a step-up transformer and the secondary impedance is greater than the primary impedance. The transformers turn ratio is $1:n$. For example, for a $1:4$ impedance ratio transformer, the turn ratio is $1:2$.

When the primary impedance is $n^2$ times secondary impedance and $n > 1$, the transformer is known as a step-down transformer. Figure 11.1 shows both step-up and step-down transformers for $n > 1$.

11.1.1.2 Magnetic Coupling
The magnitude of the magnetic coupling between the primary and secondary windings of a transformer is designated by the magnetic coupling coefficient $k$, given by

$$k = \frac{M}{\sqrt{L_1L_2}}$$  \hspace{1cm} (11.1)

where $M$ is the mutual inductance between the primary and secondary windings having self-inductance of $L_1$ and $L_2$, respectively. The preceding equation is derived in the next section.

11.1.1.3 Ideal Transformers
An ideal transformer as shown in Figure 11.1 is characterized by one parameter, the turn ratio $n$.

![Figure 11.1](image-url) (a) Step-up and (b) step-down transformer configurations.
11.1.2 Analysis of Transformers

Consider Figure 11.2(a), which shows various quantities, input and output currents, and voltages. By taking into account the effect of the induced voltage through mutual coupling, one can write

\[ v_1 = L_1 \frac{di_1}{dt} + M \frac{di_2}{dt} = j\omega L_1 i_1 + j\omega M i_2 \]  
(11.2)

\[ v_2 = M \frac{di_1}{dt} + L_2 \frac{di_2}{dt} = j\omega M i_1 + j\omega L_2 i_2 \]  
(11.3)

The ratio of the input voltage induced by a time-varying current in the output of a transformer to the voltage across the output winding is known as coupling \( k_1 \). When \( i_1 = 0 \), from (11.2) and (11.3), we obtain

\[ k_1 = \frac{v_1}{v_2} = \frac{M}{L_2} \]

Similarly, when \( i_2 = 0 \),

\[ k_2 = \frac{v_2}{v_1} = \frac{M}{L_1} \]

The geometric mean of these two quantities is given by

\[ k = \sqrt{k_1 k_2} = \frac{M}{\sqrt{L_1 L_2}} \]

and is called the coupling coefficient. The value of \( k \) is always positive and real. Multiplying (11.2) by \( i_1 \) and (11.3) by \( i_2 \), and adding the two equations, we get

---

Figure 11.2 Simple transformer configurations: (a) \( M > 0 \) and (b) \( M < 0 \).
\[ v_1 i_1 + v_2 i_2 = j\omega [L_1 i_1^2 + L_2 i_2^2 + 2Mi_1 i_2] \]  

(11.4a)

or

\[ (v_1 i_1 + v_2 i_2)/2j\omega = \frac{1}{2} [L_1 i_1^2 + L_2 i_2^2 + 2Mi_1 i_2] \]  

(11.4b)

The term on the right-hand side represents the total magnetic energy stored in the transformer and is given by

\[ W_m = \frac{1}{2} [L_1 i_1^2 + L_2 i_2^2 + 2Mi_1 i_2] \]  

(11.5)

The stored energy is always positive. Therefore,

\[ L_1 i_1^2 + L_2 i_2^2 + 2Mi_1 i_2 \geq 0 \]  

(11.6)

Next we show that \( k \leq 1 \) and \( M \leq \sqrt{L_1 L_2} \). In (11.6) the first two terms are always positive. We assume that the third term is negative when currents \( i_1 \) and \( i_2 \) flow in opposite directions and \( M \) is positive. Under this condition, we can write

\[ i_2 = -ai_1 \]  

(11.7)

where \( a \) is a positive quantity. From (11.6) and (11.7),

\[ L_1 - 2Ma + L_2 a^2 \geq 0 \]  

(11.8)

and this quadratic equation has two roots given by

\[ a_{1,2} = \frac{1}{L_2} \left( M \pm \sqrt{M^2 - L_1 L_2} \right) \]  

(11.9)

The roots are real when \( M^2 - L_1 L_2 > 0 \) and complex when \( M^2 - L_1 L_2 < 0 \). We discuss these two conditions next.

1. For \( M^2 - L_1 L_2 > 0 \): Under this condition, the values of roots \( a_1 \) and \( a_2 \) lie between 0 and \( 2M/L_2 \). Let the root value be \( \frac{1}{L_2} (M + b) \) where \( b \) is a positive or negative quantity. Substituting \( a = \frac{1}{L_2} (M + b) \) in (11.8), we get
\[ L_1 - \frac{2M}{L_2} (M + b) + L_2 \frac{1}{L_2^2} (M + b)^2 \geq 0 \]

\[ L_1 L_2 - 2M(M + b) + (M + b)^2 \geq 0 \]

\[ L_1 L_2 + b^2 - M^2 \geq 0 \]

or

\[ M^2 - L_1 L_2 - b^2 \leq 0 \quad (11.10) \]

which is not possible because \( b \) may be 0 and \( M^2 - L_1 L_2 > 0 \) is the condition we started with. Hence \( M^2 - L_1 L_2 \) cannot be positive.

2. For \( M^2 - L_1 L_2 < 0 \): Let us look at the second condition in which \( M^2 - L_1 L_2 < 0 \). In this case roots \( a_1 \) and \( a_2 \) become complex and can be written as

\[ a_{1,2} = \frac{1}{L_2} (M \pm jb) \quad (11.11) \]

Substituting these roots in (11.8),

\[ L_1 L_2 - M^2 + b^2 > 0 \]

or

\[ M^2 - L_1 L_2 - b^2 < 0 \quad (11.12) \]

Because \( M^2 - L_1 L_2 < 0 \) and \( b \) is a positive quantity, (11.12) is valid, and the only valid possibility is

\[ M^2 - L_1 L_2 < 0 \]

or

\[ M \leq \sqrt{L_1 L_2} \]

Because \( M = k \sqrt{L_1 L_2} \), then \( k \leq 1 \) (i.e., the coupling coefficient is always less than unity).
So far we have discussed a positive mutual coupling case. When the input and output currents are flowing in opposite directions, the mutual coupling becomes negative and is represented as shown in Figure 11.2(b).

11.1.3 Ideal Transformers

Referring to Figure 11.1(b), one can write the following relations:

\[
Z_1 = \frac{v_1}{i_1} = n^2 \quad Z_2 = n^2 \frac{v_2}{i_2} \quad (11.13)
\]

\[
i_2 = ni_1 \quad \text{or} \quad i_1 = \frac{1}{n} i_2 \quad (11.14)
\]

\[
v_2 = \frac{1}{n} v_1 \quad \text{or} \quad v_1 = nv_2 \quad (11.15)
\]

Using (11.14) in (11.2) and (11.3), we get

\[
\frac{v_1}{i_1} = j\omega (L_1 + Mn) \quad (11.16a)
\]

\[
\frac{v_2}{i_2} = j\omega \left( L_2 + \frac{M}{n} \right) \quad (11.16b)
\]

From (11.13) and (11.16),

\[
n = \sqrt{\frac{L_1}{L_2}} \quad (11.17)
\]

From (11.1) and (11.17),

\[
k = \frac{nM}{L_1} = \frac{M}{nL_2} \quad (11.18)
\]

For an ideal transformer, \( k = 1 \) and \( M = \sqrt{L_1L_2} \),

\[
M = \frac{L_1}{n} = nL_2 \quad (11.19)
\]
11.1.4 Equivalent Circuit Representation

From (11.2), (11.3), and (11.19), the \( Z \)-matrix for positive mutual coupling can be written

\[
[Z]^+ = j\omega \begin{bmatrix} L_1 & M \\ M & L_2 \end{bmatrix} = j\omega M \begin{bmatrix} n & 1 \\ 1 & \frac{1}{n} \end{bmatrix} \tag{11.20}
\]

Similarly for negative mutual coupling, the \( Z \)-matrix becomes

\[
[Z]^-= j\omega \begin{bmatrix} L_1 & -M \\ -M & L_2 \end{bmatrix} = j\omega M \begin{bmatrix} n & -1 \\ -1 & \frac{1}{n} \end{bmatrix} \tag{11.21}
\]

**T-Equivalent Circuit**

In the \( T \)-equivalent circuit case shown in Figure 11.3(a), the relationships between \( T \)-equivalent circuit elements \( Z_1, Z_2, \) and \( Z_3 \) and \( Z \)-matrix elements are as follows:

\[
Z_1 = Z_{11} - Z_{21} \tag{11.22a}
\]

\[
Z_2 = Z_{22} - Z_{21} \tag{11.22b}
\]

\[
Z_3 = Z_{21} \tag{11.22c}
\]

Using these relations, \( T \)-equivalent circuits for Figure 11.2(a, b) become like those shown in Figure 11.3(b, c), respectively. Similarly, one can express these equivalent circuit expressions in the pi configuration. The two series inductances represent the leakage flux and the shunt inductance is known as the magnetizing inductance. These \( T \)-equivalent circuits do not show any isolation.
between the two input and output ports as desired from a transformer. An ideal transformer with a turns ratio of \( n \) can be easily added at the output of these \( T \)-equivalent circuits. The modified version of Figure 11.3(b) with a transformer at the output is shown in Figure 11.4(a). In this case the \( V-I \) relationships become

\[
v_2 = \frac{1}{n} v'_2 \tag{11.23a}
\]

\[
i_2 = n i'_2 \tag{11.23b}
\]

where \( i'_2 \) and \( v'_2 \) are the primary current and voltage of the added transformer. Using (11.23) in (11.2) and (11.3),

\[
v_1 = j \omega L_1 i_1 + j \omega n M i'_2 \tag{11.24a}
\]

\[
v'_2 = j \omega n M i_1 + j \omega n^2 L_2 i'_2 \tag{11.24b}
\]

Again repeating the foregoing process, the modified \( T \)-equivalent circuit parameters become like those shown in Figure 11.4(a). Now for any real value of \( n \), the equivalent circuits shown in Figures 11.3(b) and 11.4(a) are electrically identical. For example, when \( n = 1 \), the \( T \)-equivalent circuit shown in Figure 11.4(a) becomes identical to that shown in Figure 11.3(b). Using the relations

---

**Figure 11.4** (a–d) Equivalent circuits of a transformer.
given in (11.18), the EC shown in Figure 11.4(a) can also be represented as shown in Figure 11.4(b, c). Because \( n = \sqrt{L_1/L_2} \), a general transformer can be represented by three parameters \( L_1, L_2 \) and \( M \) or \( L_1, k, \) and \( n \). In the case of perfect coupling, \( k = 1 \), Figure 11.4(b, c) reduce to Figure 11.4(d). In this case the transformer is called a perfect transformer and is characterized by only two parameters, \( L_1 \) and \( n \). Figure 11.4(d) is also known as a low-frequency EC representation of a transformer.

### 11.1.5 Equivalent Circuit of a Practical Transformer

In a practical transformer, one must include the effect of leakage flux, the finite value of the magnetizing inductance, losses (winding conductor losses and core hysteresis and eddy current losses), and the effect of signal power level, frequency, temperature, and parasitic capacitances. An equivalent circuit for a practical transformer is shown in Figure 11.5, where \( R_1 \) and \( R_2 \) are the series resistances of the primary and secondary windings, and \( R_c \) represents the loss in the core. The capacitances \( C'_1, C'_2 \), and \( C'_{12} \) are due to parasitic capacitances of the primary (\( C_1 \)), secondary (\( C_2 \)), and interwindings (\( C_{12} \)), respectively, and they are either calculated using EM simulators or obtained by measurements. The relationship between these capacitances are given by [8].

\[
C'_1 = C_1 + C_{12} \left( 1 - \frac{1}{n} \right) \tag{11.25}
\]

\[
C'_{12} = \frac{C_{12}}{n} \tag{11.26}
\]

\[
C'_2 = \frac{C'_2}{n^2} + C_{12} \left( \frac{1}{n} - 1 \right) \tag{11.27}
\]

![Figure 11.5 Equivalent circuit of a practical transformer.](image_url)
As a first-order approximation, \( C_1', C_2', \) and \( C_{12}' \) and nonlinearities can be neglected. The components \((1 - k)L_1\) and \(n^2(1 - k)L_2\) are known as the leakage inductances of the primary and secondary windings, respectively, and can be minimized by using bifilar windings, that is, coils that are wound side by side. The resistances \( R_1 \) and \( R_2 \) can be made small compared to the \( R_G \) and \( R_L \) values, by using low-resistance wires.

11.1.6 Wideband Impedance Matching Transformers

Wideband impedance matching (up to decade bandwidth) is possible [5] provided that the parasitic capacitances are negligible and the coupling between the windings is strong. For \( k \approx 1 \) and ignoring \( R_c \) and parasitic capacitances, the equivalent circuit shown in Figure 11.5 can be simplified as shown in Figure 11.6.

11.1.6.1 Low Cutoff Frequency

The transfer function for the network, when \( R_1 \) and \( R_2 \) are neglected and \( R_G = n^2 R_L \), is given by

\[
H(j\omega) = \frac{j\omega L_1 || R_G}{j\omega L_1 || R_G + R_G} = \frac{j\omega L_1 R_G}{2j\omega L_1 R_G + R_G^2}
\]

where \( A || B \) denotes parallel combination of impedances \( A \) and \( B \). The 3-dB low cutoff frequency \( \omega_L \) is obtained from the magnitude of the pole location, that is, from

\[
2\omega_L L_1 R_G = R_G^2
\]

or

\[
\omega_L = \frac{R_G}{2L_1}
\]
From (11.17) and (11.29), the value of $L_2$ is calculated as

$$L_2 = \frac{R_L}{R_G} L_1 = \frac{R_L}{2\omega_L}$$  \hspace{1cm} (11.30)

11.1.6.2 Low and High Cutoff Frequencies

Now consider the transformer’s equivalent circuit of Figure 11.3(b), but modified as shown in Figure 11.7. In this, the 3-dB bandwidth of a transformer can be obtained by finding its poles. The circuit has two poles, which can be obtained by equating the impedances in either of the two loops to 0. This equation is given by [5]

$$[j\omega L_1(1 + k) + R_G'] [j\omega L_1(1 - k) + R_G'] = 0$$

where $R_G' = R_G + R_1$ and $k$ is given by (11.1). The low and high cutoff frequencies are as follows:

$$2\pi f_L = \omega_L = R_G'/[L_1(1 + k)]$$  \hspace{1cm} (11.31a)

$$2\pi f_H = \omega_H = R_G'/[L_1(1 - k)]$$  \hspace{1cm} (11.31b)

Equation (11.31a) is the same as (11.29) when $R_1 = 0$ and $k = 1$. The relative bandwidth of the transformer is given by

$$\frac{f_H}{f_L} = \frac{1 + k}{1 - k} \equiv \frac{2}{1 - k}$$  \hspace{1cm} (11.32)

Example

Determine transformer parameters $L_1$, $L_2$, and $k$ to transform a source impedance of 50Ω to a load impedance of 10Ω over 200 to 1,000 MHz by ignoring losses and capacitances. In such a case,

![Figure 11.7 A T-section equivalent circuit of a practical transformer.](image)
\[ R_G = 50\Omega, \quad R_L = 10\Omega \]

\[ \omega_H / \omega_L = 1,000/200 = 5 \]

From (11.30),

\[ \frac{L_2}{L_1} = \frac{R_L}{R_G} = \frac{10}{50} = 0.2 \]

From (11.32), \( k = 0.67 \). From (11.31a),

\[ \omega_L = 2\pi \times 200 \times 10^6 = \frac{50}{L_1(1 + 0.67)} \]

or \( L_1 = 23.8\) nH and \( L_2 = 4.8\) nH.

11.1.6.3 Single-Tuned Transformer

A configuration of a single-tuned transformer is shown in Figure 11.8, where \( C \) is the total capacitance, including parasitic capacitance, of the primary winding. The transfer function of this network when \( R_L \) is transformed at the input side as \( R_G = n^2 R_L \), is given by

\[ H(j\omega) = \frac{j\omega L_1}{-\omega^2 L_1 C R_G + 2j\omega L_1 + R_G} \quad \text{(11.33a)} \]

When \( \omega_0^2 L_1 C = 1 \), where \( \omega_0 \) is the parallel resonant frequency,

\[ H(j\omega) = \frac{1}{2} \quad \text{(11.33b)} \]

that is, all of the power available from the generator is delivered to the load. For a parallel tuned circuit, the quality factor \( Q \) is given by

![Figure 11.8](image-url) Simplified equivalent circuit of a single-tuned transformer.
Transformers and Baluns

\[ Q = \frac{R_G/2}{\omega_0 L_1} \]

or

\[ L_1 = \frac{R_G}{2 \omega_0 Q} \quad (11.34a) \]

and

\[ C = \frac{1}{\omega_0^2 L_1} \quad (11.34b) \]

Assuming strong coupling, the value of \( L_2 \) is calculated from (11.30).

11.1.6.4 Double-Tuned Transformers

A single-tuned transformer has a narrow bandwidth of operation. To enhance the bandwidth of a transformer, a double-tuned circuit is implemented, which allows matching of the source impedance to the load impedance at two closely spaced frequencies. In this case, the second tuned circuit is placed in the secondary. Analysis of such circuits is similar to that of a single-tuned transformer. The tuned circuits can also be in the series type as discussed by Abrie [5].

11.1.7 Types of Transformers

Coupled coil transformers can be classified based on the number of ports or their fabrication. In addition to conventional two-port transformers, they can be three-port circuits as baluns or power splitters, or four-port directional couplers. They can be fabricated by employing conventional wire-wound techniques using an air core, ferrite, or printed circuit technologies including hybrid, Si monolithic, or GaAs monolithic. These are discussed in the following sections.

11.2 Wire-Wrapped Transformers

Several types of inductors using wires were described in Chapter 4. This section is an extension of the topics discussed by treating coils or solenoids as transformers.

11.2.1 Tapped Coil Transformers

The tapped coil transformer shown in Figure 11.9 is a commonly used narrowband impedance matching circuit. It consists of two coupled coils having
a number of turns $n_1$ in the upper section and $n_2$ in the lower section. The inductance of these sections can be written using (4.11) as follows:

$$L_1 = \frac{4 \mu_r (\pi R n_1)^2}{n_1 \ell_T / n_T + 0.9R} \quad \text{(nH)}$$  \hspace{1cm} (11.35a)

$$L_2 = \frac{4 \mu_r (\pi R n_2)^2}{n_2 \ell_T / n_T + 0.9R} \quad \text{(nH)}$$  \hspace{1cm} (11.35b)

where $n_T = n_1 + n_2$, $R$ is the mean radius of the coil, $\ell_T$ is the total length of the coil, $\mu_r$ is the relative permeability of the core, and the dimensions are in centimeters. The total inductance $L_T$ is given by

$$L_T = \frac{4 \mu_r (\pi R n_T)^2}{\ell_T + 0.9R} \quad \text{(nH)}$$  \hspace{1cm} (11.36a)

and can also be written as

$$L_T = L_1 + L_2 + 2M$$  \hspace{1cm} (11.36b)

where $M$ is the mutual coupling between the two-coupled sections. From (11.1) and (11.36b), the magnetic coupling coefficient is given by

$$k = \frac{[L_T - L_1 - L_2]}{[2(L_1 L_2)^{1/2}]}$$  \hspace{1cm} (11.36c)
Table 11.1 shows the coupling factor for various $\ell_T/R$ ratio values [5]. The coupling coefficient is not as strong as for conventional transformers and also a weak function of the relative position of the tap point. From Figure 11.9,

\[ v_1 = j\omega (L_1 + L_2 + 2M)i_1 - j\omega (L_2 + M)i_2 \]  
\[ 0 = -j\omega (L_2 + M)i_1 + (j\omega L_2 + R_L)i_2 \]

Eliminating $i_2$, the input impedance is given by

\[ Z_{in} = \frac{v_1}{i_1} = \frac{\omega^2 (L_2 + M)^2 R_L}{(\omega L_2)^2 + R_L^2} + j\omega \left[ L_T - \frac{\omega^2 (L_2 + M)^2 L_2}{(\omega L_2)^2 + R_L^2} \right] \]

When $k \equiv 1$, $M \equiv \sqrt{L_1 L_2}$

\[ Z_{in} = \frac{\omega^2 L_2 R_L (\sqrt{L_1} + \sqrt{L_2})^2}{(\omega L_2)^2 + R_L^2} + j\omega \left[ L_T - \frac{\omega^2 L_2 (\sqrt{L_1} + \sqrt{L_2})^2}{(\omega L_2)^2 + R_L^2} \right] \]

If $L_T$, $L_2$, and $M$ are selected so that the imaginary part is almost negligible, then in this case

\[ Z_{in} = R_L L_T / L_2 \]

Under matched conditions,

\[ R_G = R_L L_T / L_2 \]

<table>
<thead>
<tr>
<th>$n_1/n_T$</th>
<th>$\ell_T/R = 1$</th>
<th>$\ell_T/R = 1.5$</th>
<th>$\ell_T/R = 2$</th>
<th>$\ell_T/R = 3$</th>
<th>$\ell_T/R = 4$</th>
<th>$\ell_T/R = 5$</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.1</td>
<td>0.543</td>
<td>0.449</td>
<td>0.386</td>
<td>0.304</td>
<td>0.253</td>
<td>0.218</td>
</tr>
<tr>
<td>0.2</td>
<td>0.535</td>
<td>0.438</td>
<td>0.372</td>
<td>0.288</td>
<td>0.235</td>
<td>0.200</td>
</tr>
<tr>
<td>0.3</td>
<td>0.530</td>
<td>0.431</td>
<td>0.363</td>
<td>0.277</td>
<td>0.225</td>
<td>0.189</td>
</tr>
<tr>
<td>0.4</td>
<td>0.529</td>
<td>0.426</td>
<td>0.358</td>
<td>0.272</td>
<td>0.219</td>
<td>0.183</td>
</tr>
<tr>
<td>0.5</td>
<td>0.526</td>
<td>0.425</td>
<td>0.357</td>
<td>0.270</td>
<td>0.217</td>
<td>0.182</td>
</tr>
</tbody>
</table>
The input reflection coefficient is given by

\[ \rho = \frac{R_G - Z_{in}}{R_G + Z_{in}} \]  

(11.40)

The design of tapped coil transformers is discussed in detail by Abrie [5].

### 11.2.2 Bond Wire Transformer

A high-frequency wideband vertically integrated transformer using bond wires for MMIC applications has been developed [9]. Figure 11.10 shows the SEM photograph of the 1:1 transformer, which consists of three turns in the primary as well as in the secondary windings. The transformer was fabricated on a 600-μm-thick semi-insulating substrate. On the substrate, the gold conductor (1 μm thick) track has a width of 80 μm and spacing of 20 μm. The fine-pitch automatic ball-bonding machine was used for fabricating the individual bond wire loops. The wire diameter, the bonding pitch, and the height of bond wire loops were 25, 100, and 340 μm, respectively. The bonding pads are 80 × 80 μm.

The transformer was tested using on-wafer RF probes. The measured insertion loss was about 0.43 dB at 11 GHz and the 1-dB bandwidth was from 9.4 to 14.1 GHz. The measured return loss was better than 7 dB over the 1-dB bandwidth.

### 11.3 Transmission-Line Transformers

The leakage inductance and parasitic capacitances between the two windings and between the turns of each winding restrict the high-frequency operation
of a conventional magnetically coupled coil transformer (see Section 11.2). If the leakage inductance and the parasitic capacitance are absorbed into the characteristic impedance of a transmission line so that \( Z_0 = \sqrt{L/C} \) or are used to form an equivalent transmission line, the frequency of operation of such transformers can be extended to higher frequencies because transmission lines can be used up to very high frequencies. Transmission-line transformers have been extensively discussed in the literature [4±7, 10±18]. A simple analysis and salient features of such transformers are described in this section.

The important characteristics of a transmission-line transformer can be derived by considering a 1:4 transformer using lossless twin wires [7] as shown in Figure 11.11. All voltages and currents have their usual meanings. The transmission lines are designed to have balanced (odd-mode) currents and have their own ground. The two different transmission lines are not electromagnetically coupled and their lengths are typically less than \( \lambda/8 \).

The input (port 1) voltage \( V_1 \) and current \( I_1 \), can be expressed in terms of output (port 2) voltage \( V_2 \) and current \( I_2 \), using the following relations:

\[
V_1 = V_2 \cos \theta + jZ_0 I_2 \sin \theta
\]  

\[
I_1 = I_2 \cos \theta + j \frac{V_2}{Z_0} \sin \theta
\]

where \( \theta \) and \( Z_0 \) are the electrical length and the characteristic impedance of the line, respectively. From Figure 11.11,

\[
V_g = (I_1 + I_2)R_G + V_1
\]

![Figure 11.11](image)

**Figure 11.11** A 1:4 transmission-line transformer configuration.
or

\[ V_g = (I_1 + I_2) R_G + I_2 R_L - V_2 \]  

(11.42b)

as

\[ V_O = V_1 + V_2 = I_2 R_L \]  

(11.43)

Eliminating \( V_1 \) from (11.41a) and rearranging (11.41b) and (11.42b), we get three equations in terms of \( I_1, I_2, \) and \( V_2 \) as given here:

\[ V_G = I_1 R_G + I_2 (R_G + R_L) - V_2 \]  

(11.44a)

\[ 0 = 0 I_1 + I_2 (j Z_0 \sin \theta - R_L) + V_2 (1 + \cos \theta) \]  

(11.44b)

\[ 0 = I_1 - I_2 \cos \theta - j \frac{V_2}{Z_0} \sin \theta \]  

(11.44c)

From (11.44), the output current \( I_2 \) is

\[ I_2 = \frac{V_G (1 + \cos \theta)}{2 R_G (1 + \cos \theta) + R_L \cos \theta + j \sin \theta \left( \frac{R_G R_L}{Z_0} + Z_0 \right)} \]  

(11.45)

Maximum power available from the generator is

\[ P_{in} = \frac{V_g^2}{4 R_G} \]  

(11.46)

and the power delivered to the load is

\[ P_o = |I_2|^2 R_L = \frac{|V_g|^2 (1 + \cos \theta)^2 R_L}{[2 R_G (1 + \cos \theta) + R_L \cos \theta]^2 + \left[ \sin \theta \left( \frac{R_G R_L}{Z_0} + Z_0 \right) \right]^2} \]  

(11.47)

The optimum load can be obtained by maximizing \( P_o \) with respect to \( R_L \) or \( dP_o/dR_L = 0 \). In the limiting case when \( \theta \) is very small, \( R_L = 4 R_G \). The optimum characteristic impedance is found to be \( Z_0 = 2 R_G \) when \( dP_o/dZ_0 = 0 \).
Substituting $Z_0 = 2R_G$ and $R_L = 4R_G$ in (11.47) and from (11.46) and (11.47), we get

$$\frac{P_o}{P_{in}} = \frac{4(1 + \cos \theta)^2}{(1 + 3 \cos \theta)^2 + 4 \sin^2 \theta} \quad (11.48)$$

When $\theta \approx 0$, $\frac{P_o}{P_{in}} \approx 1$ and demonstrates the operation of a transformer. For

$$\theta = \beta \ell = 2\pi/\lambda \times 0.1\lambda = 36^\circ, \quad \frac{P_o}{P_{in}} = 0.934 \text{ or } -0.3 \text{ dB}$$

Figure 11.12 shows schematics of several other transformers. For example, in Figure 11.12(c), input current from the generator splits into four current paths and the voltage on the load side sums up to four times the input voltage, giving rise to a 1:16 impedance transformation ratio. Figure 11.12(d) shows the 1:4 transformer in the loop form. Thus, transmission-line transformers can be formed in the solenoid form or wrapped around a magnetic core.

In the design of such transformers the selection of a suitable configuration that provides the required impedance transformation ratio over the desired frequency range is very important. The next step is to determine the required characteristic impedance followed by the selection of the transmission medium.

![Figure 11.12 Schematic of transmission-line transformers: (a) 1:9, (b) 4:9, (c) 1:16, and (d) coiled 1:4 [shown in Figure 11.13(c)].](image)
Preserving the characteristics of the transmission line during transformer fabrication is critical to maintaining a transformer’s high-frequency response. Twisted insulated wires can be used to produce characteristic impedances in the range of 10 to 200Ω [11]. Thin wires and large spacing result in a high characteristic impedance, whereas thick wires and close spacing are suitable for low characteristic impedance. Semirigid coaxial cable with the required characteristic impedance is the most desirable transmission line. Figure 11.13 shows configurations for four basic 1:4 transformers.

### 11.4 Ferrite Transformers

The properties of ferrite materials and the shape of the core affect the performance of a coil transformer. Both toroid and binocular (two-hole) cores are commonly used in broadband RF transformers. However, a binocular is preferred to a toroid core, because it provides a higher inductance for a given winding length. The maximum frequency of operation of a ferrite core transformer is limited to about 2 GHz due to their leakage inductance, core losses, and parasitic capacitances.

![Figure 11.13](Image)

**Figure 11.13** Four basic transmission-line transformers with 1:4 configurations: (a) autotransformer, (b) general transmission line, (c) twin wire topology, and (d) coaxial cable schematic.
Figure 11.14 shows several types of 4:1 ferrite transmission-line transformers. At the input, two currents are summed to obtain twice the current, and at the output, two voltages are added to get twice the voltage, thus achieving a 4:1 impedance ratio. The coaxial cable or closely spaced parallel insulated wires are wrapped around the ferrite core so that that the phase delay between terminals 2 and 3 is minimized and the transmission-line properties are maintained at higher frequencies. Among all of the transformer configurations, the brass tube topology is somewhat different. In this case, a binocular (two-hole) core, or two stacked toroids placed side by side, is used. A brass (nonmagnetic) tube is passed through each hole and both tubes are connected at one end to form a single turn primary. The secondary winding is formed by coaxial cables or wires running two times through the tubes. In the case of coaxial cables, the outer conductors are connected to tubes. The current flowing through the tube is equal to the sum of the currents in the two wires flowing in the opposite direction, preserving the voltage and current relationships required for transmission-line operation.

The design of such transformers starts with the selection of a configuration providing the required impedance transformation over the desired frequency range. Next comes the choice of a ferrite core. At higher power levels, the ferrite cores introduce nonlinear operation due to saturation of the magnetic flux density. This gives rise to harmonic generation and higher loss in the transformer. Therefore, it is very desirable to keep the operating flux density well below the saturation level.

The voltage across the input of a transformer having an inductance $L$ and carrying an rms current $I$ is given by

$$V = L \frac{dI}{dt} = j\omega LI$$

(11.49)

Using (2.1) and (11.49),

$$V = j\omega I\Phi = j\omega nAB$$

(11.50)

where $n$ is the number of turns in the primary and $B$ is the magnetic flux density. If $V_{\text{max}}$ is the maximum allowed voltage at the input of the transformer before saturation, the maximum magnetic flux density $B_{\text{max}}$ is given by

$$B_{\text{max}} = \frac{V_{\text{max}}}{\omega nA} \text{ (Wb/m}^2\text{)}$$

(11.51)

where the cross-sectional area $A$ of the core is in square meters. The maximum flux levels for core saturation are generally given in the manufacturer’s data.
Figure 11.14 Ferrite transmission-line transformers: (a) twin wire around cylindrical rod core, (b) twin wire around toroid, (c) twisted wire around toroid, (d) coaxial cable around toroid, (e) twisted wire through stacked core, and (f) brass tube.
In the case of a stacked toroid core, the maximum flux density is given by

\[ B_{\text{max}} = \frac{V_{\text{max}}}{\omega nNA} \]  

(11.52)

where \( N \) is the number of cores and \( A \) is the cross-sectional area of a single toroid.

### 11.5 Parallel Conductor Winding Transformers on Si Substrate

In this transformer, the magnetic coupling between the interwound parallel conductors is used to realize such transformers [19]. Both the primary (PP) and secondary (SS) windings lie in the same plane. Figure 11.15(a) shows the top and cross-sectional views of a parallel conductor winding transformer. The structure is asymmetrical and the transformer turns ratio \( n \) is not equal to one, that is, the primary and secondary windings self-inductances are not equal.

A planar symmetrical transformer using interwound winding as shown in Figure 11.15(b) was realized. For a given number of turns, the electrical characteristics of the primary and secondary windings are identical. In this configuration, the primary and secondary terminals are located opposite each other, a desirable feature for easy circuit connections.

The third type of planar transformers is of a concentric spiral type as shown in Figure 11.15(c). In this topology, the primary winding lies in the center and the secondary winding is around it. In this configuration, the mutual couplings between the turns enhance the self-inductance of each winding instead of strengthening mutual coupling between the windings. Therefore, concentric-type transformers have a lower coupling coefficient (\( \approx 0.4–0.6 \)) compared to the first two transformers (\( \approx 0.7–0.9 \)) and are very asymmetrical. Such transformers have limited usage.

The fourth type of transformer is the stack or multiconductor layer type shown in Figure 11.15(d), also known as an overlay or quasi-broadside coupled transformer. This structure has the highest coupling coefficient (\( \approx 0.8–0.95 \)) due to both edge and broadside magnetic coupling and compact size. The structure is electrically asymmetric due to the different parasitic resistances and capacitances for each winding. Another disadvantage of this topology is its large parallel plate capacitance between the windings, which limits its frequency of operation. By creating an offset between the windings, the parallel plate capacitance effect can be reduced.
Figure 11.15 Parallel conductor winding transformer configurations on Si substrate: (a) parallel conductor, (b) interwound, (c) concentric spiral, and (d) overlay or stacked. (From: [19]. © 2000 IEEE. Reprinted with permission.)
Among several types of planar transformers, stacked-type transformers in Si technology are becoming more popular due to their compact size. Their electrical performance can be further improved by employing thick conductors, thick low dielectric constant intermetal layers such as BCB or polyimide, and multilayers.

11.6 Spiral Transformers on GaAs Substrate

Classical coil transformers used at low and radio frequencies can be realized by hybrid and monolithic technologies in the microwave frequency range. A major challenge in the printed coil transformers is to reduce the parasitic capacitance and series resistance in order to operate these components at higher frequencies, with low insertion loss. The transformers can be two-, three-, or four-port components. The three-port transformers may have 0°, 90°, or 180° phase difference at the output ports.

Rectangular spiral transformers fabricated using GaAs MMIC technology have been reported in the literature [20–24]. In active circuits, their impedance transformer ratio and inductance values are used for impedance transformation and resonating out the active device’s capacitance, respectively. Figure 11.16 shows the physical layout of a two-conductor transformer consisting of a series of turns of thin, metallized conductors placed on a dielectric substrate (not shown). The characterization of this structure is not straightforward; however, a multiconductor coupled microstrip line analysis [25, 26] can be used to approximately determine its parameters. A more accurate characterization of this transformer can only be achieved by using full-wave and comprehensive circuit simulators such as EM CAD tools.

The twin coil four-port rectangular spiral transformer [21, 23] shown in Figure 11.16 has a ground ring around it. The dimensions of the transformer are outside ring = 1,020 × 710 μm, conductor thickness = 1 μm, GaAs (εr = 12.9) substrate thickness = 250 μm, dielectric crossover height = 1.3 μm, overlay dielectric εr = 6.8, conductor width = 20 μm, and conductor gap = 6 μm. Figure 11.17 shows a comparison between the measured and simulated S11 and S21 response of this transformer when ports 3 and 4 are short circuited as shown in Figure 11.16. The simulated performance was obtained using an electromagnetic simulator.

As shown in Figure 11.17, S21 has a sharp null at 6 GHz, which occurs because of the λ/4 short-circuited secondary coil at that frequency. In this case, maximum current flows through the grounded port 4 and negligible current flows through port 2. Thus, power flowing into the load at port 2 is negligible and results in a null in the S21 response. Below 6 GHz, the current in the spiral conductors is nearly constant and the power transfer is provided by magnetic
coupling similar to that in classical coil transformers. Above 6 GHz, however, the spiral conductors are electrically long and the current distribution along the conductors has less of a standing-wave nature. Their behavior becomes closer to that of coupled transmission lines supporting both magnetic and electric coupling.

When ports 3 and 4 are terminated in 50\(\Omega\) loads, the measured two-port response of the transformer is shown in Figure 11.18, which shows a gradual increase of \(S_{11}\) and \(S_{21}\). Because in this case there are no standing waves, the power transfer from primary to secondary occurs gradually from magnetic to combined magnetic and electric coupling. However, 50-\(\Omega\) terminating loads result in a higher loss in the transformer.

The preceding examples show that efficient power transfer in a two-port transformer occurs at high frequencies through both magnetic and electric coupling. At such frequencies, the spiral conductors are longer than \(\lambda/4\). This does not permit grounding of the center tap of the secondary spiral conductor to obtain a balanced output at ports 2 and 3. On the other hand, at low frequencies, a center tap is possible; as in classical transformers, however, power
Figure 11.17 The $|S_{11}|$ and $|S_{21}|$ responses of the two-port configuration of the transformer in Figure 11.16.

Figure 11.18 The $|S_{11}|$ and $|S_{21}|$ responses of the four-port configuration, constructed by adding 50-$\Omega$ series resistors to ports 3 and 4 in Figure 11.16.
transfer is inefficient as shown in Figure 11.18. The power transfer can be improved by making these transformers electrically small, minimizing the parasitic capacitances, and increasing the number of tightly coupled turns of the spirals, while maintaining the same spiral length.

Efficient power transfer can also be obtained by using more than two coils in a transformer as shown in Figure 11.19. Figure 11.20(a) shows a photograph of this structure, known as a triformer, having 1.5 turns and fabricated on GaAs using conductor width and spacing of 5 μm [22] and designed as a two-port matching network. Here ports 1, 3, 4, and 5 are grounded and ports 2 and 6 are input and output ports, respectively. An electrical equivalent circuit is shown in Figure 11.20(b). TRL denotes on-wafer probe pads. The triformer structure can be used in the realization of wideband baluns discussed next.

### 11.6.1 Triformer Balun

A triformer balun that is a rectangular-spiral-shaped inductor using three coupled lines has been developed for MMIC applications [22]. The balun was designed using the multiconductor coupled-line transformer chain matrix method. However, this structure can be accurately analyzed using EM simulators. The physical layout, equivalent circuit, and microphotograph of a one-turn triformer are shown in Figure 11.21. Here ports 3, 4, and 5 are grounded, port 2 is input, and ports 1 and 6 are the outputs. The output ports have 180° phase difference. The structure was fabricated on a GaAs (\(\varepsilon_r = 12.9\)) substrate with a 2-μm conductor thickness, a 10-μm conductor width, and 5-μm spacing between the conductors. The gold conductors have a metal resistivity of 0.03 Ω-μm, and the substrate thickness is 100 μm. Measured and simulated performance of the triformer is shown in Figure 11.22. The differential phase shift between output ports 1 and 6 remains constant at about 182°. A major shortcoming of

![Figure 11.19 Schematic of a 1.5-turn rectangular spiral transformer.](image)
this approach is the loss in the structure because of the thin substrate and narrow conductor width. This can be overcome to some extent by printing thick lines on thick alumina substrates.

### 11.6.2 Planar-Transformer Balun

The planar-transformer balun consists of two oppositely wrapped twin-coil transformers connected in series. In this configuration, one of the two outer
Figure 11.21 Multiconductor coupled line transformer: (a) physical layout, (b) equivalent circuit, and (c) microphotograph. (From: [22]. © 1989 IEEE. Reprinted with permission.)
Figure 11.22 Comparison of computed and measured S-parameters: (a) magnitude and (b) differential phase shift. (From: [22]. © 1989 IEEE. Reprinted with permission.)
terminals in the primary coil and the inner common terminal in the secondary coil are grounded as shown in Figure 11.23 [24]. Figure 11.23(a) shows the equivalent circuit, and Figure 11.23(b) is a layout of the balun using rectangular spiral transformers. The chip measures about 1.5 mm$^2$, which demonstrates the compactness of this approach.

The resonant frequency of the coil transformers due to interturn and other parasitic capacitances with the ground limits the performance and bandwidth of this type of balun. Usually the balun is operated below the resonance frequency. The lower frequency bound of the bandwidth is set by the inductance, and the upper frequency bound is set by the resonance frequency of the coil. The bandwidth can be increased either by increasing the resonance frequency while maintaining the same inductance or by increasing the inductance while maintaining the resonance frequency. The resonance frequency can be increased by reducing the interturn and parasitic capacitances by employing thick and low-dielectric constant substrates and airbridges in the coil. In addition, the inductance can be increased by optimizing the area-to-length ratio.

Figure 11.23 (a) Simplified circuit diagram and (b) photograph of a rectangular spiral transformer balun. (From: [24]. © 1991 IEEE. Reprinted with permission.)
Figure 11.24 shows the simulated and measured performance of a planar-transformer balun. The amplitude and phase imbalances between the two balanced ports are less than 1.5 dB and 10 degrees, respectively, over the 1.5- to 6.5-GHz frequency band. The simulated results shown were obtained using EM analysis.

We have described several kinds of transformers in this chapter. The selection of a particular type depends on the application, performance, and cost limitations.

References


Lumped-Element Circuits

Lumped elements have been in use in microwave circuits for more than 30 years. This chapter deals exclusively with these circuits where lumped elements, in addition to size reduction, provide distinct benefits in terms of bandwidth and electrical performance. Such circuits are classified into two categories: passive circuits and control circuits, as discussed in this chapter.

12.1 Passive Circuits

12.1.1 Filters

The basic theory of filters [1–10] is based on a combination of lumped elements such as inductors and capacitors as shown in Figure 12.1. This configuration is a lowpass filter, and we can develop a prototype design with 1-Ω input–output impedance and a 1-rad cutoff frequency. From here, it is simply a matter of scaling the g values for various elements to obtain the desired frequency response and insertion loss. In addition, other filter types such as highpass, bandpass, and band-stop merely require a transformation in addition to the scaling to obtain the desired characteristics.

At RF frequencies and the lower end of the microwave frequency band, filters have been realized using lumped elements (chip/coil inductors and parallel plate chip capacitors) and employ printed circuit techniques or PCBs to connect them. Several hybrid MIC technologies such as thin film, thick film, and cofired ceramic are being used to develop such circuits. Lumped-element filters can be implemented easily, and using currently available surface-mounted components one can meet size and cost targets in high-volume production. Due to the low
$Q$ of inductors and capacitors, it is not possible to realize narrowband filters using MIC or MMIC technologies for some wireless applications.

The temperature sensitivity of lumped capacitors is far greater than the temperature variation in inductors. Therefore, the lumped-element filter's performance over temperature is mainly evaluated by the temperature coefficient of the capacitors [11]. The temperature sensitivity in such filters is minimized either by using only suitably designed coil inductors in which the shunt capacitance is contained in the self-resonance of the coil or thermally stable discrete capacitors.

### 12.1.1.1 Ceramic Lumped-Element Filters

A five-pole elliptic lowpass filter was developed [12] using thick-film printed inductors and discrete capacitors. The design goals were $f_c = 150$ MHz, passband ripple less than 1 dB, stop-band attenuation less than 40 dB at $1.5f_c$ and return loss greater than 20 dB. Figure 12.2(a) shows the design values, in which the nearest available standard values of the capacitors were used. The inductors were printed on 25-mil alumina substrate $\varepsilon_r = 9.6$. Figure 12.2(b) shows the physical layout of this lowpass filter. Figure 12.3 compares the measured and simulated performance.

### 12.1.1.2 Superconducting Lumped-Element Filters

Conventionally, a low-loss narrowband filter having bandwidth on the order of 1% cannot be designed using a lumped-element approach due to its low $Q$ values. However, such filters can be realized using high-temperature superconductor (HTS) substrates. A third-order bandpass filter with a center frequency of 1.78 GHz and 0.84% fractional bandwidth was designed and fabricated using HTS thin-film lumped elements [13]. Figure 12.4(a) shows its schematic and Figure 12.4(b) shows the layout. The filter was patterned using single-sided YBCO film on a MgO substrate. All sides, including the bottom of the substrate and the inner ends of spirals and capacitors bonding pads, were covered with silver. Components were wired together using 40-µm-diameter gold wires and ultrasonic bonding.

Figure 12.5 shows the measured response of the filter operating at 20K. The two sets of data represent results obtained with one and two wires per
Figure 12.2 Five-pole lowpass elliptic filter: (a) schematic and (b) physical layout.

Figure 12.3 Simulated and measured performance of the lumped-element based five-pole lowpass elliptic filter.
connection. Measured insertion loss was about 1.5 dB at 1.725 GHz over 0.84% fractional bandwidth. The difference between the simulated and measured center frequency was attributed to substrate properties and etching accuracy.

Ong et al. [14] have reported a HTS bandpass filter using a dual-spiral resonator approach.

### 12.1.2 Hybrids and Couplers

Hybrids and couplers are indispensable components in the rapidly growing applications of microwaves in electronic warfare, radar, and communication systems. These circuits are often used in frequency discriminators, balanced amplifiers, balanced mixers, automatic level controls, and many other wireless applications. Hybrids are realized by directly connecting circuit elements, whereas couplers are realized using sections of transmission lines placed in proximity. They have four ports and have matched characteristics at all four ports; that is, over the specified frequency range the reflection coefficients are very small, usually less than 0.1, which makes them very suitable for insertion...
in a circuit or subsystem. The theory of these couplers is well described in the literature [1, 4, 7, 8, 15–20]. In this section, design equations are given, and design methods for several couplers are described.

12.1.2.1 Parameter Definition

A hybrid or directional coupler can in principle be represented as a multiport network, as shown in Figure 12.6. The structure has four ports: input, direct, coupled, and isolated. If $P_1$ is the power fed into port 1 (which is matched to the generator impedance) and $P_2$, $P_3$, and $P_4$ are the powers available at ports 2, 3, and 4, respectively (while each of the ports is terminated by its characteristic...
impedance), the two most important parameters that describe the performance of this network are its coupling factor and directivity, defined as follows:

\[
\text{Coupling factor (dB)} = C = 10 \log \frac{P_1}{P_3} \quad (12.1a)
\]

\[
\text{Directivity (dB)} = D = 10 \log \frac{P_3}{P_4} \quad (12.1b)
\]

The isolation and transmitted power are given by

\[
\text{Isolation (dB)} = I = 10 \log \frac{P_1}{P_4} = D + C \quad (12.2a)
\]

\[
\text{Transmitted power (dB)} = T = 10 \log \frac{P_2}{P_1} \quad (12.2b)
\]

As a general rule, the performance of these circuits is specified in terms of coupling, directivity, and the terminating impedance at the center frequency of the operating frequency band. Usually, the isolated port is terminated in a matched load. Normally coupling, directivity, and isolation are expressed in decibels and are positive quantities. For many applications, a single-section coupler has an inadequate bandwidth. A multisection design that is a cascaded combination of more than one single-section coupler results in a larger bandwidth. The number of sections to be used depends on the tolerable insertion loss, bandwidth, and the available physical space.

12.1.2.2 90° Hybrid

The 90° hybrids use directly connected circuit elements and can be implemented either using a distributed approach or lumped elements. Because the design of the lumped-element hybrid is derived from the distributed configuration, both approaches are briefly described next.

The branch-line type of hybrid shown in Figure 12.7 is one of the simplest structures for a 90° hybrid in which the circumference is an odd multiple of \( \lambda \). The geometry is readily realizable in any transmission medium. Branch-line hybrids have narrow bandwidths—on the order of 10%. As shown in Figure 12.7, the two quarter-wavelength-long sections spaced one-quarter wavelength apart divide the input signal from port 1 so that no signal appears at port 4. The signals appearing at ports 2 and 3 are equal in magnitude, but out of phase by 90°. The coupling factor is determined by the ratio of the impedance of the shunt \( Z_p \) and series \( Z_r \) arms and is optimized to maintain proper match.
over the required bandwidth. In terms of $Z_r$ and $Z_p$, the scattering parameters of a branch-line coupler are given by

$$S_{21} = -j \frac{Z_r}{Z_0}, \quad S_{31} = -\frac{Z_r}{Z_p}, \quad S_{41} = 0 \quad (12.3a)$$

For a 90° lossless matched hybrid, the following conditions hold:

$$|S_{21}|^2 + |S_{31}|^2 = 1$$

or

$$\left| \frac{Z_r}{Z_0} \right|^2 + \left| \frac{Z_r}{Z_p} \right|^2 = 1 \quad (12.3b)$$

For 3-dB coupling, the characteristic impedances of the shunt and series arms are $Z_0$ and $Z_0/\sqrt{2}$, respectively, for optimum performance of the coupler, with $Z_0$ being the characteristic impedance of the input and output ports. For most applications $Z_0 = 50\Omega$, thus shunt and series arms lines have characteristic impedances of 50Ω and 35.36Ω, respectively.

In MMICs, lumped capacitors can be easily realized and have become attractive in reducing the size of passive components. Reduced-size branch-line hybrids that use only lumped capacitors and small sections of transmission lines (smaller than $\lambda_g/4$) have also been reported [21]. The size of these hybrids is about 80% smaller than those for conventional hybrids and is therefore quite suitable for MMICs.
The lumped element 90° hybrid can be realized in either a pi or tee equivalent network. In MMICs, a pi network is preferred to a tee network because it uses fewer inductor elements with lower $Q$ and occupies more space. The bandwidth of these couplers can be increased by using more sections of pi or tee equivalent networks, that is, two sections of 45° or three sections of 30°, to realize 90° sections or by properly selecting highpass and lowpass networks [22, 23]. Generally two to three sections are sufficient to realize a broadband 90° hybrid.

In the lumped-element implementation, each transmission line shown in Figure 12.7 is replaced by an equivalent pi lumped-element network as shown in Figure 12.8. The values of lumped elements are obtained by equating $ABCD$-matrix parameters for both these structures. The $ABCD$-matrix of a lossless transmission line section of characteristic impedance $Z_r$ and electrical length $\theta$ is given by

\[
\begin{pmatrix}
A & B \\
C & D
\end{pmatrix} = \begin{bmatrix}
\cos \theta & jZ_r \sin \theta \\
-j \frac{1}{Z_r} \sin \theta & \cos \theta
\end{bmatrix}
\]

(12.4)

Figure 12.8 Lump-...
The $ABCD$-matrix of any of the pi networks shown in Figure 12.8 is given by

$$
\begin{align*}
\begin{bmatrix} A & B \\ C & D \end{bmatrix} &= \begin{bmatrix} 1 & 0 \\ j\omega C_1 & 1 \end{bmatrix} \begin{bmatrix} 1 & j\omega L_1 \\ 0 & 1 \end{bmatrix} \begin{bmatrix} 1 & 0 \\ j\omega C_1 & 1 \end{bmatrix} \\
&= \begin{bmatrix} 1 - \omega^2 L_1 C_1 & j\omega L_1 \\ j\omega C_1 (2 - \omega^2 L_1 C_1) & 1 - \omega^2 L_1 C_1 \end{bmatrix}
\end{align*}
$$

Equating the matrix elements in (12.4) and (12.5), we get

$$
\begin{align*}
\cos \theta &= 1 - \omega^2 L_1 C_1, \quad \theta = \cos^{-1} (1 - \omega^2 L_1 C_1) \\
Z_r \sin \theta &= \omega L_1 \\
\frac{1}{Z_r} \sin \theta &= \omega C_1 (2 - \omega^2 L_1 C_1) \\
\frac{1}{Z_r} &= \sqrt{\frac{2C_1}{L_1} - (\omega C_1)^2}
\end{align*}
$$

or

$$
\begin{align*}
L_1 &= \frac{Z_r \sin \theta}{\omega} \\
C_1 &= \frac{1}{\omega Z_r} \sqrt{\frac{1 - \cos \theta}{1 + \cos \theta}}
\end{align*}
$$

Similarly, for the shunt line,

$$
\begin{align*}
L_2 &= \frac{Z_p \sin \theta}{\omega} \\
C_2 &= \frac{1}{\omega Z_p} \sqrt{\frac{1 - \cos \theta}{1 + \cos \theta}}
\end{align*}
$$

When $\theta = 90^\circ$, element values become

$$
L_1 = \frac{Z_r}{\omega}, \quad L_2 = \frac{Z_p}{\omega}, \quad C_t = C_1 + C_2 = \frac{1}{\omega} \left( \frac{1}{Z_r} + \frac{1}{Z_p} \right)
$$
The analysis just presented does not include losses and other lumped-element parasitic effects. Typical lumped-element values for a 900-MHz coupler designed for 50-Ω terminal impedance are $L_1 = 6.3$ nH, $L_2 = 8.8$ nH, and $C_t = 8.5$ pF. Over 900 ± 45 MHz the calculated value of amplitude unbalance and the phase difference between the output ports are ±0.2 dB and 90 ± 2°, respectively. Lumped-element quadrature hybrids with low insertion loss and wide bandwidth have been developed using a micromachining process [24].

12.1.2.3 Rat-Race Hybrid

Rat-race hybrid couplers, like 90° hybrids, use directly connected circuit elements and can be realized either using a distributed approach or lumped elements. Both techniques are briefly discussed next.

The rat-race hybrid is a special kind of branch-line coupler in which the circumference is an odd multiple of 1.5λ. As a result, the phase difference between the two outputs is 180°. The simplest version of this circuit is shown in Figure 12.9. Ports 1–2, 2–3, and 3–4 are separated by 90°, and port 1 and port 4 are three-quarter wavelengths away from each other. Because the characteristic impedance of each line is $Z_0$ and in the ring is $\sqrt{2}Z_0$, and the phase relationships shown in the structure, any power fed into port 3 splits equally into two parts that add up in phase at ports 2 and 4, and out of phase at port 1. As a result, port 1 is isolated from the input. Similarly, power fed at port 1 divides equally between ports 2 and 4 with 180° phase difference, and port 3 remains isolated.

![Figure 12.9](image-url) Rat-race hybrid configuration.
At the center frequency, the scattering parameters for a matched, lossless hybrid in terms of $Z_1$ and $Z_2$ (Figure 12.9) are given by

\[ S_{21} = -j \frac{Z_0}{Z_2} \tag{12.9a} \]
\[ S_{41} = j \frac{Z_0}{Z_1} \tag{12.9b} \]
\[ S_{31} = 0 \tag{12.9c} \]
\[ |S_{21}|^2 + |S_{41}|^2 = 1 \tag{12.9d} \]

The rat-race hybrid has a bandwidth (>20%) wider than that of a 90° hybrid.

The design of a lumped-element rat-race hybrid is similar to that of the lumped-element 90° hybrid described in the previous section. A lumped-element EC model for the 180° hybrid is shown in Figure 12.10. Three 90° sections are replaced by lowpass pi networks and the 270° (or −90°) section is replaced by an equivalent highpass tee network [25]. Following the same procedure as described for the 90° hybrid, the lumped elements for the pi section can be expressed as follows:

\[ L_1 = \frac{\sqrt{2} Z_0 \sin \theta}{\omega} \tag{12.10a} \]
\[ C_1 = \frac{1}{\sqrt{2} Z_0 \omega} \sqrt{\frac{1 - \cos \theta}{1 + \cos \theta}} \]

For the tee network, the \(ABCD\)-matrix is given by

\[
\begin{bmatrix}
  A & B \\
  C & D
\end{bmatrix} = \begin{bmatrix}
  1 & -\frac{j}{\omega C_2} \\
  0 & 1
\end{bmatrix} \begin{bmatrix}
  1 & 0 \\
  -\frac{j}{\omega L_2} & 1
\end{bmatrix} \begin{bmatrix}
  1 & -\frac{j}{\omega C_2} \\
  0 & 1
\end{bmatrix}
\]

\[= \begin{bmatrix}
  1 - \frac{1}{\omega^2 L_2 C_2} & \frac{-j}{\omega C_2} \left( 2 - \frac{1}{\omega^2 L_2 C_2} \right) \\
  \frac{-j}{\omega L_2} & 1 - \frac{1}{\omega^2 L_2 C_2}
\end{bmatrix} (12.11)
\]

Equating the matrix elements in (12.4) and (12.11), and using \(Z_r = \sqrt{2} Z_0\),

\[ L_2 = \frac{-\sqrt{2} Z_0}{\omega \sin \theta} \]

\[ C_2 = \frac{1}{\sqrt{2} Z_0 \omega} \sqrt{\frac{1 + \cos \theta}{1 - \cos \theta}} \]

(12.12a)

(12.12b)

when \(\theta = 270^\circ\) or \(-90^\circ\), element values for a 50-\(\Omega\) system become \(L_1 = L_2 = 11.25/f\) nH, and \(C_1 = C_2 = 2.25/f\) pF, where \(f\) is the center frequency in gigahertz.

### 12.1.2.4 Directional Couplers

When two unshielded transmission lines as shown in Figure 12.11 are placed in proximity to each other, a fraction of the power present on the main line is coupled to the secondary line. The power coupled is a function of the physical dimensions of the structure, the frequency of operation, and the direction of propagation of the primary power. In these structures, continuous coupling is realized between the electromagnetic fields of the two lines, also known as parasitic coupling. If the coupled lines are of the TEM type (striplines), the power coupled to port 2 is through a backward wave, and the structure is called a backward-wave directional coupler. In such couplers ports 2, 3, and 4 are known as coupled, isolated, and direct ports, respectively. The phase difference between ports 1 and 2 and between ports 1 and 4 are 0 and 90°, respectively.
The design equations for the TEM coupler shown in Figure 12.11(a) are summarized in the following at the center frequency of the band:

\[ \theta_c = \theta_e = \theta_0 = \pi/2, \quad Z_0^2 = Z_{0e}Z_{0o} \]  

(12.13a)

\[ C = -20 \log \left| \frac{Z_{0e} - Z_{0o}}{Z_{0e} + Z_{0o}} \right| \text{ dB} \]  

(12.13b)

\[ Z_{0e} = Z_0 \left( \frac{1 + 10^{-C/20}}{1 - 10^{-C/20}} \right)^{1/2} \]  

(12.14a)

\[ Z_{0o} = Z_0 \left( \frac{1 - 10^{-C/20}}{1 + 10^{-C/20}} \right)^{1/2} \]  

(12.14b)
where subscripts \( e \) and \( o \) denote even and odd mode, \( C \) is the coupling coefficient expressed in decibels with positive sign, and \( Z_0 \) is the terminating impedance. To maximize the effective usable bandwidth, it is often desirable to overcouple at the design frequency, thus permitting a plus and minus tolerance across the frequency range.

Several existing coupler configurations have been transformed into new layouts to meet size target values. Some of these new configurations such as lumped-element couplers [26] and spiral directional couplers [27] are briefly described next.

### 12.1.2.5 Lumped-Element Couplers

The coupler shown in Figure 12.11(a) can be modeled as a lumped-element EC as shown in Figure 12.11(b). The values for \( L, M, C_g, \) and \( C_c \) in terms of \( Z_{0e}, Z_{0o}, \) and \( \theta \) are obtained as follows [26]:

\[
L = \frac{(Z_{0e} + Z_{0o}) \sin \theta}{4 \pi f_0}, \quad C_g = \frac{\tan (\theta/2)}{Z_{0e} 2 \pi f_0}
\]

\[
M = \frac{(Z_{0e} - Z_{0o}) \sin \theta}{4 \pi f_0}, \quad C_c = \left( \frac{1}{Z_{0o}} - \frac{1}{Z_{0e}} \right) \frac{\tan (\theta/2)}{4 \pi f_0}
\]

where \( f_0 \) is the center frequency and \( \theta = 90^\circ \) at \( f_0 \). For a given coupling, using (12.14), the values of \( Z_{0e} \) and \( Z_{0o} \) are determined and then lumped-element values are calculated using (12.15). The self and mutual inductors are realized using a spiral inductor transformer, and the capacitors \( C_g \) and \( C_c \) are of the MIM type and their partial values are also included in the transformer’s parasitics.

### 12.1.2.6 Spiral Directional Couplers

To obtain a small-size directional coupler with tight coupling, a coupled structure in the spiral shape (also known as a spiral coupler) is realized. Printing the spiral conductor on high dielectric constant materials further reduces the size of the coupler. In this case tight coupling is achieved by using loosely coupled parallel-coupled microstrip lines placed in proximity with the spiral configuration. This structure, as shown in Figure 12.12, uses two turns and resembles a multiconductor structure. Design details of such couplers and their modifications are given in [27], and are briefly summarized here. However, accurate design of such structures is only possible by using EM simulators.

As reported in [27], the total length of the coupled line, on the alumina substrate, along its track is \( \lambda_0 / 8 \), where \( \lambda_0 \) is the free-space wavelength at the center frequency and \( D \equiv \lambda_0 / 64 + 4W + 4.5S \). Parameters \( D, W, \) and \( S \) are shown in Figure 12.12. Longer lengths result in tighter couplings. The typical line width \( W \) and spacing \( S \) are approximately 500 and 40 \( \mu \)m, respectively,
Figure 12.12 Top conductor layout of a two-turn spiral coupler.

for a 0.635-mm-thick alumina ($\epsilon_r = 9.6$) substrate. In the spiral configuration, coupling is not a strong function of spacing between the conductors. The conductors were about 5 $\mu$m thick. Measured coupled power, direct power, return loss, and isolation for the two-turn spiral coupler were approximately $-3.5$, $-3.5$, 22, and 18 dB, respectively.

12.1.2.7 Transformer Directional Couplers

Simple and inexpensive broadband RF directional couplers are based on coil transformers [28–30]. Figure 12.13 shows the schematic of a directional coupler in which two identical transformers wound on magnetically isolated cores are used. The primary and secondary inductances of each transformer are denoted by $L_1$ and $L_2$, respectively. Ports A, B, C, and D are referred to as input,
coupled, isolated, and direct ports, respectively. The analysis of such a coupler can be carried out by using its equivalent circuit, as shown in Figure 12.14, in which ports A, B, C, and D are terminated in $Z_0$, $Z_b$, $Z_c$, and $Z_d$, respectively. The inductive coupling between the primary and secondary is represented by $M = k \sqrt{L_1 L_2}$, where $k$ is the coupling coefficient as discussed in Chapter 11. The expressions for coupling coefficients are derived using the Kirchhoff’s voltage loop equations:

Loop 1: $-V_{in} + I_1(Z_0 + Z_b + j\omega L_1) + I_2Z_0 + I_3j\omega M = 0$ (12.16a)

Loop 2: $-V_{in} + I_1Z_0 + I_2(Z_0 + j\omega L_2) - I_4j\omega M = 0$ (12.16b)

Loop 3: $I_1 j\omega M + I_3(Z_c + j\omega L_2) + I_4Z_c = 0$ (12.16c)

Loop 4: $-I_2 j\omega M + I_3Z_c + I_4(Z_d + Z_c + j\omega L_1) = 0$ (12.16d)

By solving the preceding equations for $Z_b = Z_c = Z_d = Z_0$, we obtain

$$I_a = I_1 + I_2 = \left(\frac{V_{in}}{Z_0}\right)\left(\frac{L_1 + L_2}{L_1 + 2L_2}\right)$$ (12.17a)

$$I_b = I_1 = \left(\frac{V_{in}}{Z_0}\right)\left(\frac{L_2}{L_1 + 2L_2}\right)$$ (12.17b)

![Figure 12.14](image-url) Equivalent circuit of the broadband directional coupler.
\[ I_c = -(I_3 + I_4) = 0 \quad (12.17c) \]

\[ I_d = I_4 = \left( \frac{V_{in}}{Z_0} \right) \left( \frac{M}{L_1 + 2L_2} \right) \quad (12.17d) \]

Voltage at each port can be written as:

\[ V_a = Z_0 I_a - V_{in} = \frac{V_{in} L_2}{L_1 + 2L_2} \quad (12.18a) \]

\[ V_b = \frac{V_{in} L_2}{L_1 + 2L_2} \quad (12.18b) \]

\[ V_c = 0 \quad (12.18c) \]

\[ V_d = \frac{V_{in} M}{L_1 + 2L_2} \quad (12.18d) \]

Impedances looking into the three ports are given by:

\[ Z_a = \frac{V_a}{I_a} = Z_0 \left( \frac{L_2}{L_1 + L_2} \right) \quad (12.19a) \]

\[ Z_b = \frac{V_b}{I_b} = Z_0 \quad (12.19b) \]

\[ Z_d = \frac{V_d}{I_d} = Z_0 \quad (12.19c) \]

The preceding equations show that except for the input port, all other ports are matched. The reflection coefficient at the input is given by

\[ \rho = \frac{Z_0 - Z_a}{Z_0 + Z_a} = \frac{L_1}{L_1 + 2L_2} \quad (12.20) \]

Therefore, for the input port to be matched, \( L_2 \gg L_1 \). When \( L_1 = L_2 \), \( \rho \) is 0.33 (VSWR = 2:1).

The power levels at various ports are given by:

\[ P_a = V_a I_a = \left( \frac{V_{in}^2}{Z_0} \right) L_2 \left( \frac{L_1 + L_2}{(L_1 + 2L_2)^2} \right) \quad (12.21a) \]
\[ P_b = \frac{V_b^2}{Z_0} = \left( \frac{V_{in}^2}{Z_0} \right) \left( \frac{L_2^2}{(L_1 + 2L_2)^2} \right) \]  \hspace{1cm} (12.21b)

\[ P_c = 0 \]  \hspace{1cm} (12.21c)

\[ P_d = \frac{V_d^2}{Z_0} = \left( \frac{V_{in}^2}{Z_0} \right) \left( \frac{L_1L_2}{(L_1 + 2L_2)^2} \right) \]  \hspace{1cm} (12.21d)

The relative coupled and direct power levels with respect to \( P_d \) are expressed as

\[ P_{ba} = \frac{L_2}{L_1 + L_2} \]  \hspace{1cm} (12.22a)

\[ P_{da} = \frac{L_1}{L_1 + L_2} \]  \hspace{1cm} (12.22b)

Table 12.1 summarizes the performance for various coupling coefficients for transformer directional couplers. Figure 12.15 shows a typical construction for a transformer directional coupler. Toroidal-based couplers have an operating frequency up to 1 GHz and bandwidths up to two decades [28].

### 12.1.3 Power Dividers/Combiners

Power dividers are commonly used in power amplifiers, mixers, active circulators, measurement systems, and phased-array antennas. In this section we discuss

<table>
<thead>
<tr>
<th>Turn Ratio</th>
<th>( N )</th>
<th>( L_2/L_1 )</th>
<th>( Z_a/Z_0 )</th>
<th>( P_{ba} ) (dB)</th>
<th>( P_{da} ) (dB)</th>
<th>Input VSWR</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1</td>
<td>0.500</td>
<td>-3.01</td>
<td>-3.01</td>
<td>2.00:1</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>4</td>
<td>0.800</td>
<td>-0.97</td>
<td>-6.99</td>
<td>1.25:1</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>9</td>
<td>0.900</td>
<td>-0.46</td>
<td>-10.00</td>
<td>1.11:1</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>16</td>
<td>0.940</td>
<td>-0.26</td>
<td>-12.30</td>
<td>1.06:1</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>25</td>
<td>0.960</td>
<td>-0.17</td>
<td>-14.10</td>
<td>1.04:1</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>36</td>
<td>0.973</td>
<td>-0.12</td>
<td>-15.70</td>
<td>1.03:1</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>64</td>
<td>0.984</td>
<td>-0.07</td>
<td>-18.30</td>
<td>1.02:1</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>100</td>
<td>0.990</td>
<td>-0.04</td>
<td>-20.00</td>
<td>1.01:1</td>
<td></td>
</tr>
<tr>
<td>12</td>
<td>144</td>
<td>0.993</td>
<td>-0.03</td>
<td>-21.60</td>
<td>1.01:1</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>225</td>
<td>0.996</td>
<td>-0.02</td>
<td>-23.50</td>
<td>1.00:1</td>
<td></td>
</tr>
</tbody>
</table>
three-port power splitters/combiners, among which the Wilkinson power divider is the most popular. A Wilkinson power divider [31, 32], also known as a two-way power splitter, offers broad bandwidth and equal phase characteristics at each of its output ports. Figure 12.16 shows its schematic diagram. The isolation between the output port is obtained by terminating the output ports by a series resistor. Each of the quarter-wave lines shown in Figure 12.16 has the characteristic impedance of $\sqrt{2}Z_0$ and the termination resistor has the value of $2Z_0\Omega$, $Z_0$ being the system impedance. A Wilkinson power divider offers a bandwidth of about one octave. The performance of this divider can be further improved, depending on the availability of space, by the addition of a $\lambda/4$ transformer in front of the power-division step. The use of multisections makes it possible to obtain a decade bandwidth. These power dividers can be designed to be unequal power splitters by modifying the characteristic impedances of the $\lambda/4$ sections and isolation resistor values [4, 8].
The design of lumped-element power dividers [33, 34] is similar to 90° and 180° hybrids; that is, the λ/4 sections are replaced by equivalent LC networks. Figure 12.17 shows a lumped-element version of a two-way power divider using pi equivalent lowpass LC networks.

Table 12.2 summarizes the values of LC elements for the pi and tee equivalent lowpass and highpass LC networks. Here $Z_r = \sqrt{2}Z_0$ and $\theta = \pi/2$. Typical lumped-element values for a divider shown in Figure 12.17 designed at 1 GHz for 50Ω terminal impedance are $L = 11.25$ nH, $C = 2.25$ pF, and $R = 100$Ω. Again the simple equations included in Table 12.2 do not include losses and parasitic effects.

### 12.1.4 Matching Networks

Matching networks for RF and microwave circuits are generally designed to provide a specified electrical performance over the required bandwidth. To realize compact circuits, lumped-element matching networks are utilized to transform the device impedance to 50Ω. At RF frequencies lumped discrete
Table 12.2
LC Element Values of Several Networks

<table>
<thead>
<tr>
<th>Configuration</th>
<th>Element Values</th>
</tr>
</thead>
<tbody>
<tr>
<td>&quot;pi&quot; lowpass</td>
<td>$L = \frac{\sqrt{2}Z_0 \sin \theta}{\omega}$</td>
</tr>
<tr>
<td></td>
<td>$C = \frac{1}{\sqrt{2}Z_0 \omega} \sqrt{\frac{1 - \cos \theta}{1 + \cos \theta}}$</td>
</tr>
<tr>
<td>&quot;pi&quot; highpass</td>
<td>$L = \frac{\sqrt{2}Z_0}{\omega} \sqrt{\frac{1 + \cos \theta}{1 - \cos \theta}}$</td>
</tr>
<tr>
<td></td>
<td>$C = \frac{1}{\sqrt{2}Z_0 \omega \sin \theta}$</td>
</tr>
<tr>
<td>&quot;tee&quot; lowpass</td>
<td>$L = \frac{\sqrt{2}Z_0}{\omega} \sqrt{\frac{1 - \cos \theta}{1 + \cos \theta}}$</td>
</tr>
<tr>
<td></td>
<td>$C = \frac{\sin \theta}{\omega \sqrt{2}Z_0}$</td>
</tr>
<tr>
<td>&quot;tee&quot; highpass</td>
<td>$L = \frac{\sqrt{2}Z_0}{\omega \sin \theta}$</td>
</tr>
<tr>
<td></td>
<td>$C = \frac{1}{\sqrt{2}Z_0 \omega} \sqrt{\frac{1 + \cos \theta}{1 - \cos \theta}}$</td>
</tr>
</tbody>
</table>

Spiral inductors, MIM capacitors, and thin-film resistors are primarily used in matching networks. Lumped-element circuits that have lower $Q$ than distributed circuits have the advantage of smaller size, lower cost, and wide bandwidth characteristics. These are especially suitable for MMICs and for broadband hybrid MICs in which "real estate" requirements are of prime importance. Impedance transformations on the order of 20:1 can be easily accomplished using the lumped-element approach. Therefore, high-power devices that have very low impedance values can easily be tuned with large impedance transformers realized using lumped elements. At low frequencies (below C-band), MMICs designed using lumped inductors and capacitors have an order of magnitude smaller die size compared to ICs designed using distributed matching elements such as microstrip lines.

Lowpass matching networks in amplifiers provide good rejection for high-frequency spurious and harmonic frequencies but have a tendency toward high
gain (and, hence, instability) at very low frequencies. Thus, in multistage amplifiers, a combination of bandpass at the input stage and interstages and lowpass at the output stage will produce the required frequency response. This section describes various $LC$ configurations suitable for designing matching networks.

An impedance can be represented by a parallel combination of a resistance and a reactance or an equivalent series combination of a resistance and reactance as shown in Figure 12.18. Thus, one can convert a parallel network to an equivalent series network using the following relations:

$$R_S = R_P X_P^2 / (R_P^2 + X_P^2) \quad (12.23a)$$

$$X_S = X_P R_P^2 / (R_P^2 + X_P^2) \quad (12.23b)$$

Similarly, a series network can be converted into a parallel network using the following equations:

$$R_P = (R_S^2 + X_S^2) / R_S \quad (12.24a)$$

$$X_P = (R_S^2 + X_S^2) / X_S \quad (12.24b)$$

12.1.4.1 L-Network

Inductors and capacitors connected in an L-section configuration are widely used as impedance-matching circuit elements. As shown in Figure 12.19, eight possible arrangements of inductors and capacitors can be utilized. The range

![Figure 12.18](image)
of impedance transformation depends on the value of the original inductors or capacitors in the L-configuration. Rearranging (12.24a), we get

$$\frac{R_P}{R_S} = 1 + Q^2, \quad \text{where } Q = \frac{X_S}{R_S}$$

(12.25)

When a reactance $X_S$ is added in series with a resistor $R_S$, and converted to an equivalent parallel combination, the resistance increases by a $1 + Q^2$ factor. Conversely, when a reactance $X_P$ is added in parallel with a resistor $R_P$, and converted to an equivalent series combination, the resistance decreases.
These properties of network conversion are used to design L-section matching networks.

Two basic topologies of L-section matching networks are shown in Figure 12.20. These networks consist of purely reactive elements. The impedances $Z_{SE}$ and $Z_{SH}$ of the series (reactance) and shunt (susceptance) elements are represented by $jX$ and $jB$, respectively. Consider a design problem where the complex load impedance $Z_L (= R_L + jX_L)$ is required to be transformed to a real impedance $Z_{IN} (= Z_0)$.

When $R_L < Z_0$, the configuration in Figure 12.20(a) is used and

$$Z_{in} = Z_0 = \left[ jB + \frac{1}{R_L + j(X + X_L)} \right]^{-1} \quad (12.26)$$

By equating real and imaginary parts,

$$X = \pm \sqrt{R_L(Z_0 - R_L)} - X_L \quad (12.27a)$$

$$B = \pm \frac{\sqrt{(Z_0 - R_L)/R_L}}{Z_0} \quad (12.27b)$$

The positive and negative signs imply that there are two possible solutions. Positive reactance corresponds to an inductor and negative reactance implies a capacitor. Similarly, a positive susceptance corresponds to a capacitor and a negative susceptance implies an inductor.

If $R_L > Z_0$, the configuration in Figure 12.20(b) is used and

$$Z_{in} = Z_0 = jX + \frac{1}{jB + (R_L + jX_L)^{-1}} \quad (12.28)$$

![Figure 12.20](a, b) Two basic configurations of L-shaped lumped-element matching networks.
Again, by equating real and imaginary parts,

\[
B = \frac{X_L \pm \sqrt{R_L/Z_0} \sqrt{R_L^2 + X_L^2 - Z_0 R_L}}{R_L^2 + X_L^2} \quad (12.29a)
\]

\[
X = \frac{1}{B} + \frac{X_L Z_0}{R_L} - \frac{Z_0}{BR_L} \quad (12.29b)
\]

Again, there are two possible solutions. Once the values of \(X\) and \(B\) are determined, one could proceed to calculate the values of the lumped elements needed at the design frequency.

### 12.1.4.2 Tee and Pi Networks

To get a larger bandwidth and realize large impedance ratios, more elements are required in the matching networks. The tee and pi arrangements of lumped elements, shown in Figure 12.21, are commonly used. Such arrangements are simply considered back-to-back L-section networks. The addition of one more element to the simple L-section matching circuit gives the designer much greater control over the bandwidth and also permits the use of more practical circuit elements. The circuit configurations and circuit element values [35] are given in Figure 12.21 where

\[
M = \frac{R_2}{R_1} > 1 \quad \text{and} \quad N > M \quad (12.30)
\]

and where \(M\) is the impedance transformation ratio and \(N\) is a variable. By properly selecting \(N\), a compromise is obtained in terms of bandwidth and realizable circuit element values. For more details the readers are referred to recently published books [36, 37].

### 12.1.5 Lumped-Element Biasing Circuit

Solid-state devices require low frequency and dc bias circuitry that must be separated from the RF circuit. In other words, when a bias voltage is applied to the device, the RF energy should not leak through the bias port. In practice, many biasing circuits are used [20]. Lumped-element biasing circuits are described in this section. The circuit performance is discussed by calculating the VSWR response of these circuits. The desirable features of these biasing circuits are small RF leakage and broad bandwidth characteristics.

A shunt coil inductor, \(L\), also known as an RF choke, is used as a biasing element while a series capacitor \(C\) is used to isolate the bias voltage applied to
Figure 12.21 (a–d) T-section matching configurations.
Lumped-Element Circuits

various circuits. Shunt inductor and series capacitor circuits are shown in the inset of Figure 12.22. The normalized admittance of the coil and normalized impedance of the capacitor backed by a 50-Ω matched element are given by

\[ y = 1 - j \frac{Z_0}{\omega L} \]  \hspace{1cm} (12.31)

\[ z = 1 - j \frac{1}{\omega CZ_0} \]  \hspace{1cm} (12.32)

If \( y = z \), that is, \( Z_0^2 = L/C \), the both elements will have an equal VSWR at all frequencies. The VSWR in each case can be written

\[ \text{VSWR} = \frac{1 + |\rho|}{1 - |\rho|} \]  \hspace{1cm} (12.33)

where

\[ |\rho| = \frac{Z_0/\omega L}{\sqrt{4 + (Z_0/\omega L)^2}} \] for a shunt coil \hspace{1cm} (12.34a)

\[ |\rho| = \frac{1/\omega CZ_0}{\sqrt{4 + (1/\omega CZ_0)^2}} \] for a series capacitor \hspace{1cm} (12.34b)

The insertion loss (IL) of a reactive discontinuity having a VSWR, \( S \), is given by

\[ \text{IL} = 20 \log_{10} \frac{S}{S_0} \]

Figure 12.22  \( L \) and \( C \) biasing networks and their responses.
\[ IL = 20 \log \left( \frac{S + 1}{2\sqrt{S}} \right) \]  

(12.35)

Variation of VSWR corresponding to these elements is shown in Figure 12.22. Higher values of \( L \) or \( C \) have a lower VSWR. When both of these elements are used simultaneously, the elements should be connected at the same plane. The normalized admittance of the capacitor, which is backed by a 50-Ω matched line, becomes

\[ y_c = \frac{1 + j \frac{1}{\omega CZ_0}}{1 + \frac{1}{(\omega CZ_0)^2}} \]  

(12.36)

This admittance will add to the admittance of the inductor \((y_L = -jZ_0/\omega L)\). The total admittance \( y_t \) is given by

\[ y_t = y_c + y_L \]  

(12.37)

When \( \omega CZ_0 \gg 1 \)

\[ y_t = 1 + j \left( \frac{1}{\omega CZ_0} - \frac{Z_0}{\omega L} \right) \]  

(12.38)

If \( Z_0^2 = L/C \), \( y_t = 1 \). Thus, the VSWR will be unity and also independent of frequency as long as \( L \) and \( C \) are independent of frequency.

### 12.2 Control Circuits

Semiconductor control circuits, such as switches, phase shifters, attenuators, and modulators, have been used extensively in radar, communication systems, electronic warfare, wireless applications, instruments, and other systems for controlling the signal flow or to adjust the phase and amplitude of the signal. At RF, microwave, and millimeter-wave frequencies, many of the problems of bandwidth, switching speed, power handling, high dynamic range, low voltage operations, and high operating frequency have already been solved. An excellent overview of control circuits and switching devices can be found in [7, 15, 17, 38–43]. Here only switches, phase shifters, and attenuators having unique performance when designed using lumped elements are described.
12.2.1 Switches

In microwave systems, the transmitter and receiver section is called a transceiver. Transceivers have different requirements for switches including low and high power, narrowband and broadband, and high isolation. Lumped elements play an important role in achieving broad bandwidths, high isolation, and high power levels in RF/microwave switches. Examples of high isolation and high-power switches are discussed next.

12.2.1.1 High Isolation Switches

Several techniques are available for improving the isolation of switches, including the use of low "off" state capacitance FETs \cite{44}, distributed with tuning inductors \cite[Chapter 12]{7}, and achieving band-rejection filter in the operating frequency range \cite{45}. Basically, in these schemes either the off state capacitance of the switching device is tuned out or its effect is minimized. In all of these methods, the insertion loss of the switches more or less remains the same. Figure 12.23 shows a simplified version of a single-pole single-throw (SPST) switch using a band-rejection filter technique to improve the isolation in the operating frequency band. FETs 1, 2, and 3 constitute a conventional SPST switch, and the T-shaped R-C-R network is added to improve the isolation in the off state. To a first-order approximation, the element values of the R-C-R network can be calculated from the transistor's "on" state resistance and off state capacitance using the following equations \cite{45}:

\begin{align}
    f_0 &= \frac{1}{2\pi\sqrt{2C_{\text{off}1}C_{\text{off}3}R_{\text{on}2}R}} \\
    RC &= 2R_{\text{on}2} \cdot (C_{\text{off}1} + C_{\text{off}3})
\end{align}

where \(R_{\text{on}x}\) and \(C_{\text{off}x}\) are the on resistance and off capacitance of the \(x\)th switching device, respectively. Here \(f_0\) is the center frequency of the operating band and the switch is assumed to be terminated into a 50-\(\Omega\) input–output impedance. With this method, the isolation was improved by more than 15 dB over about a 20% bandwidth in the C-band \cite{45}.

12.2.1.2 High-Power Switches

For several communication and radar applications, one needs high-power handling switches. The maximum power-handling capacity of switches depends on the maximum voltage that can be applied safely to the device in the off state and the maximum current limit of the FET in the on state. The maximum power, \(P_{\text{max}}\), that can be transmitted for a shunt FET switch is given by
For low-voltage applications, where the breakdown voltage is much greater than the control voltage $V_c$, the maximum power is given by

$$P_{\text{max}} = \frac{(V_B - V_p)^2}{2Z_0} \tag{12.40}$$

where $V_p$ is the pinch-off voltage of the device, $V_B$ is the breakdown voltage between the gate and drain terminals, and $Z_0$ is the impedance level the shunt FET sees in its off state. Both $V_c$ and $V_p$ are positive quantities. When the
shunt FET is in the on state, there is no voltage at the gate terminal. The maximum power capacity is determined by the short-circuited current, which is equal to the maximum drain-source current \( I_{dss} \) of the FET or HEMT and is proportional to the gate periphery. Again, if \( Z_0 \) is the impedance level that the switch FET sees in its low impedance state, then the maximum power-handling capacity is given by

\[
P_{\text{max}} = \frac{1}{2} I_{dss}^2 Z_0
\]

or

\[
I_{dss} = \sqrt{\frac{2P_{\text{max}}}{Z_0}} \quad (12.42)
\]

Equations (12.40) and (12.42) are used to design switching FETs for high-power operation. Based on the maximum power requirements and a given breakdown voltage, the gate periphery of the FET is selected. Based on (12.40) and (12.42), available bias voltages and breakdown voltage, conventional switches can handle up to a few watts. Several methods have been discussed [43] to improve the power-handling capability of FET switches using low-power switching FETs. These techniques include (1) impedance transformation, (2) stacked FETs, and (3) \( LC \) resonant circuits. The impedance transformation technique that uses two \( \lambda/4 \) transformers occupy a considerably large area on GaAs chips. One can reduce the chip size by using lumped-element-based transformers; however, both impedance transformation and stacked FET techniques require FETs with large pinch-off voltages and high breakdown voltages. To overcome these limitations, a novel technique known as \( LC \)-resonant was introduced by Tokumitsu et al. [46]. This works well at low supply voltages and does not require high breakdown voltage FETs.

Figure 12.24 shows a conventional series/shunt FET transmit/receive (T/R) switch and \( LC \)-resonant circuit configuration. In an \( LC \)-resonant circuit switch configuration, the shunt FET (SW-a) in the transmitting path and series FET (SW-c) in the receiving path in Figure 12.24(a) are replaced with a combination of FETs and an \( LC \)-resonant circuit as shown in Figure 12.24(c). In Figure 12.24(b) each box is equivalent to an \( LC \)-resonant circuit. The \( LC \)-resonant circuit consists of spiral inductors and MIM capacitors. In Figure 12.24(c), the capacitance \( C_s \) represents the FET’s total capacitance in the off state. When the FETs are in the on state, the switch between 1 and 2 is in the off state because of the parallel resonance of inductor \( L_1 \) and capacitance \( C_1 \). Conversely, the switch between 1 and 2 is in the on state when the FETs are in the off state, due to the series resonance of inductor \( L_1 \) and \( C_2 \) shunted by \( C_s \).
Figure 12.24 Typical T/R switch configurations for (a) conventional and (b) improved power-handling configuration; (c) SW-a/SW-c using the LC-resonant circuit technique.
Thus, in this scheme the FET switchable LC resonator uses a reverse control voltage scheme, that is, the FET switchable LC resonator is off when the FET devices are on and vice versa. Thus, this technique uses a unique scheme of biasing T/R switches—only one control line for both transmitting and receiving modes because all FETs will be on for the transmitting mode and off for the receiving mode. In the transmit mode, $P_{\text{max}}$ and the linearity of $LC$-resonant circuit-based switches can be enhanced by increasing the gate periphery of FETs.

The $P_{\text{max}}$ of this scheme is given by

$$P_{\text{max}} = \frac{Z_0}{2} \left( \frac{I_{\text{dss}}}{Q_L} \right)^2$$

where $Z_0$, $I_{\text{dss}}$, and $Q_L$ are the system impedance, drain-source saturation current of the FET devices, and loaded $Q$ of the T/R switch in the transmit mode, respectively. Figure 12.25 compares $P_{\text{max}}$ for this scheme and stacked FET technique, where the pinch-off voltage is $-1\text{V}$ and the control voltage is $0\text{V}/-2\text{V}$. The $LC$-resonant circuit technique shows great potential for high-power operation for large gate periphery FETs.

Figure 12.26 shows a T/R switch schematic and a photograph of a MMIC chip. The $LC$ resonators are placed where a large RF voltage is applied in the transmitting mode. There is one shunt FET in the receiver arm and two series FETs in the shunt branch of the transmitting arm. All FETs have 0.48-mm gate peripheries and $0\text{V}/-2\text{V}$ as the control voltage. The design trade-offs are the FET gate periphery ($W_g$), FET off capacitance $C_{so}$ (pF/mm), and the

![Figure 12.25](image)

**Figure 12.25** Maximum transmitting power comparison between the proposed $LC$-resonant T/R switch and conventional series/shunt FET T/R switches where $I_{\text{dss}} = 0.2$ A/mm, $V_p = -1\text{V}$, and $Q_L = 0.44$. 
bandwidth balance between the transmitting and receiving arms. A simple design equation, relating these quantities, is given by [46]

\[ W_{g_{\text{max}}} \text{ (mm)} = 1.4 \left[ f_0 \text{ (GHz)} \cdot C_{so} \text{ (pF/mm)} \right]^{-1} \]  \hspace{1cm} (12.44)

where \( f_0 \) is the center frequency of operation and the system’s impedance \( (Z_0) \) is 50\( \Omega \).
Figure 12.27 shows the measured output power/tone and third intermodulation rejection (IMR) as a function of input power. The measured insertion loss and isolation at about 2 GHz were better than 2 and 30 dB, respectively. The measured rise/fall times characteristics were similar to those for conventional T/R switches.

12.2.2 Phase Shifters

One of the important elements in a T/R module is the programmable multibit phase shifter. The scanning of the beam in phased-array radars is achieved by changing the phase of the RF signal fed to or received from each radiating element. For beam steering, programmable bidirectional phase shifters are required to adaptively adjust the transceiver phase in both the transmitting and the receiving modes.

The four main types of solid-state digitally controlled phase shifters are switched line, reflection, loaded line, and lowpass/highpass, as shown in Figure 12.28. The first three types can be realized using both distributed and lumped elements, while the lowpass/highpass topology uses only lumped elements. The lowpass/highpass phase shifter configuration is very suitable for narrowband and broadband and compact size applications. Here the digital phase shift is realized by using the phase lag property of the lowpass network and phase lead characteristic of the highpass network, which are connected between two SPDT switches. The small bits are of an embedded-FET type, where the FET’s reactances become part of the phase shifting lowpass/highpass networks.

Generally, the digital bits in a multibit phase shifter have binary values; that is, 4-bit and 5-bit phase shifters have 180°, 90°, 45°, 22.5° bits and 180°, 90°, 45°, 22.5°, 11.25° bits, respectively. Several different topologies have been

![Figure 12.27 Linearity of the improved power-handling capability of an LC-resonant T/R switch.](image-url)
The 180° bit is commonly designed using a switched lowpass/highpass topology as shown in Figure 12.29(a). The simplest topology for 90° and smaller bits is shown in Figure 12.29(b). Assuming ideal switches, for 180° bit, the values of $L_1$, $C_1$ and $L_2$, $C_2$ for a 50-Ω system are calculated from (12.7) and Table 12.2, respectively. These values are

$$L_1 = L_2 = \frac{50}{2\pi f}, \quad C_1 = C_2 = \frac{1}{50 \times 2\pi f}$$ \hspace{1cm} (12.45)$$

The first-order equation for circuit elements for 90° and lower bits can be derived as follows: When FET 1 is in the on state, FET 2 is in the off state, and the value of $L_p$ is selected to parallel resonate out the off-state capacitance of FET 2, the circuit is simplified to a single series on-resistance of FET 1. Thus, in the reference state, the phase shifter has an insertion loss that depends on the FET 1 size and approximately zero insertion phase. On the other hand, when FET 1 is in the off state and FET 2 is in the on state, Figure 12.29(b) is reduced to the equivalent circuit shown in Figure 12.30. Here the total capacitance $C_T$ is given by

$$C_T = C_S + C_{off1} \hspace{1cm} (12.46)$$
where $C_{\text{off1}}$ is the off-state capacitance of FET 1. When the system impedance is $Z_0$ and under matched conditions, the values of $L$ and $C_T$ using Table 12.2 can be expressed as follows:

$$L = \frac{Z_0}{\omega} \sqrt{\frac{1 + \cos \theta}{1 - \cos \theta}} = \frac{Z_0}{\omega \tan (\theta/2)}$$  \hspace{1cm} (12.47)

$$C_T = \frac{1}{\omega Z_0 \sin \theta}$$  \hspace{1cm} (12.48)
where $\theta$ is the insertion phase. Thus, for a given phase shift, the values of $C_s$ and $L$ are determined using (12.46), (12.47), and (12.48).

### 12.2.3 Digital Attenuator

Digital multibit attenuators offer precise attenuation ranges, good linearity, good thermal stability, and high power-handling capability. The multibit attenuators are realized using a tee attenuator topology in which the switching FETs become an integral part of the attenuator configuration. This results in compact size and low insertion loss. In a 6-bit attenuator, the small, that is, 0.5-, 1-, and 2-dB, bits are generally realized using a topology like that shown in Figure 12.31(a), whereas 4- and 8-dB bits use the topology shown in Figure 12.31(b). The 16-dB bit will basically use two 8-dB bits. The RC network shown in Figure 12.31 is optimized to maintain the attenuator’s linearity and a good VSWR. The combination of thin-film resistors, active resistors, and the FET’s parasitic resistance are used to set the attenuation value of each bit.

In addition to the tee configuration, pi and bridged-tee topologies, as summarized in Table 12.3, are also used.

![Figure 12.31](image) Schematic for multibit attenuators: (a) 0.5-, 1-, and 2-dB bits and (b) 4- and 8-dB bits.
Table 12.3
Characteristics of Tee, Pi, and Bridged-tee Attenuators

<table>
<thead>
<tr>
<th>Configuration</th>
<th>Tee</th>
<th>Pi</th>
<th>Bridged-Tee</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>![Tee Circuit Diagram]</td>
<td>![Pi Circuit Diagram]</td>
<td>![Bridged-Tee Circuit Diagram]</td>
</tr>
<tr>
<td>Matching conditions</td>
<td>$Z_0^2 = R_1^2 + 2R_1R_2$</td>
<td>$Z_0^2 = \frac{R_2^2}{1 + 2R_2/R_1}$</td>
<td>$R_3 = R_4 = Z_0$</td>
</tr>
<tr>
<td></td>
<td>$Z_0^2 = R_1R_2$</td>
<td>$Z_0^2 = R_1R_2$</td>
<td>$Z_0^2 = R_1R_2$</td>
</tr>
<tr>
<td>Attenuation at matching</td>
<td>$A = \frac{V_0}{V_1} = \frac{R_2}{R_1 + R_2 + Z_0}$</td>
<td>$A = \frac{V_0}{V_1} = \frac{R_2Z_0}{R_1R_2 + Z_0(R_1 + R_2)}$</td>
<td>$A = \frac{R_2}{Z_0 + R_2}$</td>
</tr>
<tr>
<td></td>
<td>$A = \frac{Z_0}{Z_0 + R_1}$</td>
<td>$A = \frac{Z_0}{Z_0 + R_1}$</td>
<td>$A = \frac{Z_0}{Z_0 + R_1}$</td>
</tr>
<tr>
<td>Attenuation (dB)</td>
<td>$R_1$ ($\Omega$)</td>
<td>$R_2$ ($\Omega$)</td>
<td>$R_1$ ($\Omega$)</td>
</tr>
<tr>
<td>0.5</td>
<td>1.4</td>
<td>868</td>
<td>2.9</td>
</tr>
<tr>
<td>1</td>
<td>2.9</td>
<td>433</td>
<td>5.8</td>
</tr>
<tr>
<td>3</td>
<td>8.5</td>
<td>142</td>
<td>17.6</td>
</tr>
<tr>
<td>5</td>
<td>14</td>
<td>82</td>
<td>31</td>
</tr>
<tr>
<td>10</td>
<td>26</td>
<td>35</td>
<td>71</td>
</tr>
<tr>
<td>15</td>
<td>35</td>
<td>18.4</td>
<td>136</td>
</tr>
</tbody>
</table>
References


13

Fabrication Technologies

13.1 Introduction

Since the early 1950s, after the invention of planar transmission lines such as striplines and microstrip lines, work on microwave planar printed circuits and lumped elements at microwave frequencies began. As several microwave functions were miniaturized and batch fabricated for large-volume production, this brought about a revolution in the microwave industry. Early work on planar printed circuits served as the seed for the successful introduction of hybrid MICs. Several factors contributed to the success of MIC technology including the availability of good quality-polished alumina substrates, the evolution of cost-effective processes for thin-film metallization and high resolution phototetching, the development of alumina drilling and cutting tools, and the proliferation of good-quality GaAs metal-semiconductor field-effect transistors (MESFETs or simply FETs).

MIC technology has steadily improved in the areas of modeling, automatic manufacturing, multilayer production, and cost effectiveness. During the past 30 years, MIC technology has played a key role in the growth of microwave applications. Several MIC manufacturing technologies [1–4] are being used to reduce product size and component count and cost. These include thin- and thick-film hybrids and low- and high-temperature cofired ceramic technologies.

Building on the success of MIC technology, a new microwave GaAs semiconductor based technology, the MMIC, was introduced in the mid-1970s. Unlike MICs, in MMICs all active and passive circuit elements and interconnections are formed together on the surface of a semi-insulating substrate (usually gallium arsenide). MMICs are low cost and provide improved reliability and
reproducibility, small size, low weight, broadband performance, circuit design flexibility, and multifunction performance on a single chip.

During the past 10 years, microwave technology has gone through a significant evolution to meet necessary requirements for lower cost solutions, circuit miniaturization, higher levels of integration, improved reliability, lower power consumption, low-voltage operation, and high-volume applications. Component size and weight are prime factors in the design of electronic systems for satellite communications, phased-array radar (PAR), electronic warfare, and other airborne applications. High-volume and low-cost considerations drive the PAR and consumer electronics markets. MMICs are the key to meeting the above requirements.

This chapter describes lumped-element circuit fabrication technologies for RF and microwave applications, including PCBs, microwave printed circuits (MPCs), thin films, thick films, cofired ceramics, and MICs. Their salient features such as materials, fabrication and cost are reviewed and compared.

13.1.1 Materials

The basic materials for fabricating printed circuits and MICs, in general, are divided into four categories:

1. **Substrate materials**: sapphire, alumina, beryllia, ferrite/garnet, RT/duroid, FR-4, quartz, silicon, GaAs, InP, and so on;
2. **Conductor materials**: copper, gold, silver, aluminum, and so on;
3. **Dielectric films**: SiO, SiO₂, Si₃N₄, Ta₂O₅, and so on;
4. **Resistive films**: NiCr, Ta, Ti, TaN, WN, cermet, GaAs, and so on.

13.1.1.1 Substrate Materials

The substrate selected for MICs must have the following general characteristics [5–7]:

1. The cost of the substrate must be justifiable for the application.
2. The choice of thickness and permittivity determines the achievable impedance range as well as the usable frequency range.
3. The loss tangent should be low, for negligible dielectric loss.
4. The substrate surface finish should be good (an ~0.05- to 0.1-μm finish), with relative freedom from voids, to minimize conductor loss and maintain good metal–film adhesion.
5. There should be good mechanical strength and thermal conductivity.
6. Minimal deformation should occur during processing of the circuit.
7. A matching CTE with solid-state devices or packaging materials is important if they are attached to such substrates to avoid susceptibility to large temperature variations for improved reliability.

The dielectric constant of the substrate should be high while meeting the other criteria to keep the circuit size small. A variety of substrate materials and their properties are listed in Table 13.1. The data provided here for materials are of a general nature and must be used with care. For accurate data, refer to the manufacturer’s data sheets.

Use of a high dielectric constant substrate $\varepsilon_r \geq 10$ is highly desirable. However, the substrate thickness is limited by the presence of higher order modes. High-impedance lines on thin substrates require very narrow conductors, which become lossy and the definition of these narrow conductors can be difficult. The temperature dependence of the dielectric constant of substrates (such as rutile) can lead to problems in certain applications, where temperature variations are large.

For low frequencies, up to about 4 to 6 GHz for circuits and up to and beyond 20 GHz for array antennas, plastic substrates ($\varepsilon_r \approx 2-4$) are often used. Alumina ($\text{Al}_2\text{O}_3$) is one of the most suitable substrate materials for use up to 20 GHz. The grade of the $\text{Al}_2\text{O}_3$ used depends on the fabrication technology employed: thin or thick film. Alumina having less than 85% purity has high dielectric loss and poor reproducibility and is normally not used for high-performance circuits. Commonly used alumina for microwave applications has greater than 99% purity. The dielectric constant of alumina may be too high for millimeter-wave circuits because high-impedance lines are difficult to fabricate with required tolerances and are lossy. Quartz with a dielectric constant of 4 is more suitable and widely used for high-frequency (>20-GHz) microwave and millimeter-wave integrated circuits.

Beryllia and aluminum nitride ($\text{AlN}$) have excellent thermal conductivity and are suitable for power applications in which heat dissipation from active devices mounted on the substrate is large and a low thermal resistance is required. GaAs is one of the most suitable substrates for MMICs, because most of the active devices, such as low-noise MESFETs, power MESFETs, and Schottky diodes, are fabricated on GaAs substrates, and the material has semi-insulating properties.

### 13.1.1.2 Conductor Materials

Conductor materials used for MICs should have high conductivity, a low-temperature coefficient of resistance, low RF resistance, good adhesion to the substrate, good etchability and solderability, and be easy to deposit or electroplate
### Table 13.1
Properties of Substrates for MICs

<table>
<thead>
<tr>
<th>Material</th>
<th>Surface Roughness (µm)</th>
<th>Loss Tangent (tan δ) at 10 GHz (10⁻⁴)</th>
<th>Relative Dielectric Constant (εᵣ)</th>
<th>Thermal Conductivity (W/cm·°C)</th>
<th>Dielectric Strength (kV/cm)</th>
<th>MIC Applications</th>
</tr>
</thead>
<tbody>
<tr>
<td>Alumina 99.5%</td>
<td>2–8</td>
<td>1–2</td>
<td>10</td>
<td>0.37</td>
<td>4 × 10³</td>
<td>Microstrip, suspended substrate, lumped element</td>
</tr>
<tr>
<td>96%</td>
<td>20</td>
<td>6</td>
<td>9</td>
<td>0.28</td>
<td>4 × 10³</td>
<td></td>
</tr>
<tr>
<td>85%</td>
<td>50</td>
<td>15</td>
<td>8</td>
<td>0.2</td>
<td>4 × 10³</td>
<td></td>
</tr>
<tr>
<td>Sapphire</td>
<td>1</td>
<td>1</td>
<td>9.3–11.7</td>
<td>0.4</td>
<td>4 × 10³</td>
<td>Microstrip, lumped element</td>
</tr>
<tr>
<td>AlN</td>
<td>1–2</td>
<td>5</td>
<td>8.8</td>
<td>2.3</td>
<td>—</td>
<td>Compound substrate, package</td>
</tr>
<tr>
<td>Glass</td>
<td>1</td>
<td>20</td>
<td>5</td>
<td>0.01</td>
<td>—</td>
<td>Lumped element</td>
</tr>
<tr>
<td>Beryllia (BeO)</td>
<td>2–50</td>
<td>1</td>
<td>6.6</td>
<td>2.5</td>
<td>—</td>
<td>Compound substrate, package</td>
</tr>
<tr>
<td>Rutile</td>
<td>10–100</td>
<td>4</td>
<td>100</td>
<td>0.02</td>
<td>—</td>
<td>Microstrip</td>
</tr>
<tr>
<td>Ferrite/garnet</td>
<td>10</td>
<td>2</td>
<td>13–16</td>
<td>0.03</td>
<td>4 × 10³</td>
<td>Microstrip, coplanar</td>
</tr>
<tr>
<td>GaAs (high resistivity)</td>
<td>1</td>
<td>6</td>
<td>12.9</td>
<td>0.46</td>
<td>350</td>
<td>High-frequency, microstrip, MMIC</td>
</tr>
<tr>
<td>Si (high resistivity)</td>
<td>1</td>
<td>10–100</td>
<td>11.7</td>
<td>1.45</td>
<td>300</td>
<td>MMICs</td>
</tr>
<tr>
<td>Quartz</td>
<td>1</td>
<td>1</td>
<td>3.8</td>
<td>0.01</td>
<td>10 × 10³</td>
<td>Microstrip, high frequency</td>
</tr>
<tr>
<td>Polyolefin</td>
<td>1</td>
<td>1</td>
<td>2.3</td>
<td>0.001</td>
<td>~300</td>
<td>MMICs</td>
</tr>
<tr>
<td>InP</td>
<td>—</td>
<td>—</td>
<td>14</td>
<td>0.68</td>
<td>—</td>
<td>MMICs</td>
</tr>
</tbody>
</table>
The resistance is determined by the RF surface resistivity and skin depth, and thus the skin depth determines the thickness required. The conductor thickness should be at least three to four times the skin depth, to include 98% of the maximum possible current density within the conductor.

Table 13.2 shows the properties of some widely used conductor materials for MICs. These materials have good conductivity and can be deposited by a number of methods. Some conductors have good electrical conductivity but poor substrate adhesion, whereas others have poor electrical conductivity and good substrate adhesion. To obtain good adhesion with high-conductivity materials, a very thin layer (100–500Å) of a poor conductor is deposited between the substrate and the good conductor. Some examples of typical conductor combinations to obtain good adhesion and good conductivity are Cr/Au, Pd/Au,

<table>
<thead>
<tr>
<th>Material</th>
<th>Surface Resistivity $(\Omega/\text{square} \times 10^{-7} \sqrt{\text{Hz}})$</th>
<th>Skin Depth $\delta$ at 2 GHz (µm)</th>
<th>Coefficient of Thermal Expansion $(\alpha/\text{°C} \times 10^6)$</th>
<th>Adherence to Dielectrics</th>
<th>Deposition Technique</th>
</tr>
</thead>
<tbody>
<tr>
<td>Ag</td>
<td>2.5</td>
<td>1.4</td>
<td>21</td>
<td>Poor</td>
<td>Evaporation</td>
</tr>
<tr>
<td>Cu</td>
<td>2.6</td>
<td>1.5</td>
<td>18</td>
<td>Poor</td>
<td>Evaporation plating</td>
</tr>
<tr>
<td>Au</td>
<td>3.0</td>
<td>1.7</td>
<td>15</td>
<td>Poor</td>
<td>Evaporation plating</td>
</tr>
<tr>
<td>Al</td>
<td>3.3</td>
<td>1.9</td>
<td>26</td>
<td>Poor</td>
<td>Evaporation</td>
</tr>
<tr>
<td>Cr</td>
<td>4.7</td>
<td>2.7</td>
<td>9.0</td>
<td>Good</td>
<td>Evaporation</td>
</tr>
<tr>
<td>Ta</td>
<td>7.2</td>
<td>4.0</td>
<td>6.6</td>
<td>Good</td>
<td>Electron-beam sputtering</td>
</tr>
<tr>
<td>Ti</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>Good</td>
<td>Evaporation</td>
</tr>
<tr>
<td>Mo</td>
<td>4.7</td>
<td>2.7</td>
<td>6</td>
<td>Fair</td>
<td>Electron-beam sputtering</td>
</tr>
<tr>
<td>W</td>
<td>4.7</td>
<td>2.6</td>
<td>4.6</td>
<td>Fair</td>
<td>Sputtering, vapor phase, electron-beam, evaporation</td>
</tr>
<tr>
<td>Pt</td>
<td>—</td>
<td>3.6</td>
<td>9</td>
<td>—</td>
<td>Sputtering, electron beam</td>
</tr>
<tr>
<td>Pd</td>
<td>—</td>
<td>3.6</td>
<td>11</td>
<td>—</td>
<td>Evaporation, sputtering, electroplating</td>
</tr>
</tbody>
</table>
and Ta/Au for hybrid MICs, and Cr/Au and Ti/Au for MMICs. The selection of the conductors is determined by compatibility with other materials required in the circuit and the process required. A typical adhesion layer may have a surface resistivity ranging from 500 to 1,000 $\Omega$/square, but does not contribute to any loss because of its extremely small thickness.

### 13.1.1.3 Dielectric Materials

Dielectric films in MICs are used as insulators for capacitors, protective layers for active devices, and insulating layers for passive circuits. The desirable properties of these dielectric materials are reproducibility, high-breakdown field, low-loss tangent, and the ability to undergo processing without developing pinholes [7]. Table 13.3 shows some of the properties of commonly used dielectric films in MICs. SiO is not very stable and can be used in noncritical applications, such as bypass and dc blocking capacitors. A quality factor $Q$ of more than 100 can be obtained for capacitors using SiO$_2$, Si$_3$N$_4$, and Ta$_2$O$_5$ materials. These materials can be deposited by sputtering or plasma-enhanced chemical vapor deposition (CVD). For high-power applications, a breakdown voltage in excess of 200V is required. Such capacitors can be obtained with fairly thick dielectric films (~1 $\mu$m) that have a low probability of pinholes.

### 13.1.1.4 Resistive Films

Resistive films in MICs are required for fabricating resistors for terminations and attenuators and for bias networks. The properties required for a resistive material are: good stability, a low TCR, and sheet resistance in the range of 10 to 2,000 $\Omega$/square [7, 8]. Table 13.4 lists some of the thin-film resistive materials used in MICs. Evaporated nichrome and tantalum nitride are the most commonly used materials.

#### Table 13.3

<table>
<thead>
<tr>
<th>Material</th>
<th>Method of Deposition</th>
<th>Relative Dielectric Constant ($\varepsilon_r$)</th>
<th>Dielectric Strength (V/cm)</th>
<th>Microwave $Q$</th>
</tr>
</thead>
<tbody>
<tr>
<td>SiO</td>
<td>Evaporation</td>
<td>6–8</td>
<td>$4 \times 10^5$</td>
<td>30</td>
</tr>
<tr>
<td>SiO</td>
<td>Deposition</td>
<td>4</td>
<td>$10^7$</td>
<td>100–1,000</td>
</tr>
<tr>
<td>Si$_3$N$_4$</td>
<td>Vapor-phase sputtering</td>
<td>7.6</td>
<td>$10^7$</td>
<td></td>
</tr>
<tr>
<td>Al$_2$O$_3$</td>
<td>Anodization evaporation</td>
<td>7–10</td>
<td>$4 \times 10^6$</td>
<td></td>
</tr>
<tr>
<td>Ta$_2$O$_5$</td>
<td>Anodization evaporation</td>
<td>22–25</td>
<td>$6 \times 10^6$</td>
<td>100</td>
</tr>
</tbody>
</table>
Table 13.4
Properties of Resistive Films for MMICs

<table>
<thead>
<tr>
<th>Material</th>
<th>Method of Deposition</th>
<th>Resistivity (Ω/square)</th>
<th>TCR (%/°C)</th>
<th>Stability</th>
</tr>
</thead>
<tbody>
<tr>
<td>Cr</td>
<td>Evaporation</td>
<td>10–1,000</td>
<td>−0.10 to +0.10</td>
<td>Poor</td>
</tr>
<tr>
<td>NiCr</td>
<td>Evaporation</td>
<td>40–400</td>
<td>+0.001 to +0.10</td>
<td>Good</td>
</tr>
<tr>
<td>Ta</td>
<td>Sputtering</td>
<td>5–100</td>
<td>−0.010 to +0.01</td>
<td>Excellent</td>
</tr>
<tr>
<td>Cr-SiO</td>
<td>Evaporation or cement</td>
<td>Up to 600</td>
<td>−0.005 to −0.02</td>
<td>Fair</td>
</tr>
<tr>
<td>Ti</td>
<td>Evaporation</td>
<td>5–2,000</td>
<td>−0.100 to +0.10</td>
<td>Fair</td>
</tr>
<tr>
<td>TaN</td>
<td>Sputtering</td>
<td>50–300</td>
<td>−0.01 to −0.02</td>
<td>Excellent</td>
</tr>
</tbody>
</table>

13.1.2 Mask Layouts

Any MIC design starts with a schematic diagram for the circuit. After the circuit is finalized, an approximate layout is drawn. The next step is to obtain an accurate mask layout for producing a single mask layer for hybrid MICs or a set of masks for miniature MICs and MMICs. Finally, hybrid MIC substrates are etched using these masks for the required pattern, and for miniature and monolithic MICs, various photolithographic steps are carried out using a set of masks.

For MICs the layout is carefully prepared keeping in mind the chip or packaged devices (active and passive), crosstalk considerations, microstrip and layout discontinuities, and tuning capability. Several techniques have been used to produce accurate layouts for MICs. In addition to manually prepared printed circuit taping and rubylith methods [9, 10], digitally controlled methods are being used. Both microwave CAD interactive and stand-alone IC layout tools are used to translate the circuit descriptions into mask layouts (single layer for hybrid MICs or multilayer for LTCC/MMICs). The output is in the form of a coordinate printout, pen plot of the circuit, and the complete circuit that can be given to a mask manufacturer on a magnetic tape.

13.1.3 Mask Fabrication

Optical masks are usually used for both hybrid MICs and MMICs. However, in MMICs, new lithography techniques (considered very important for good process yield and fast turnaround) are headed in the direction of beam writing, including electron beam, focused ion beam, and laser beam. However, except for a small percentage of direct writing on the wafers (only critical geometries), optical masks are widely used. These masks are usually generated using optical techniques or electron-beam lithography.
Masks consist of sheets of glass or quartz (also called blanks) with the desired pattern defined on them in thin-film materials such as photoemulsion (silver halide based), chromium, or iron oxide. Emulsion mask coatings are still the most widely used for hybrid MICs and for noncritical working plates. Silver-halide-based emulsions have numerous advantages such as low cost, high photosensitivity, good image resolution and contrast, and reversal processing. Their major disadvantages are scratch sensitivity and higher image defect density. Polished chrome is the most popular hard-surface coating for glass blanks and has been proven successful for high-resolution work when used with positive optical photoresists. The main difficulty with chromium is its high reflectivity, which is solved by using an antireflection layer of chromium oxide. Iron oxide is another hard-surface coating material that has very low reflectivity and is used commonly to make see-through masks. Iron oxide is transparent at longer wavelengths, allowing the operator to “see through” the entire mask when aligning it to the pattern on the wafer. Shorter wavelength light, at which the photoresist is sensitive and the iron oxide mask is opaque, is then used to make the exposure.

Many different processes are available for transferring digital pattern data onto mask plates [11]. The magnetic tape on which the pattern data are stored is loaded into the console, and a light-field emulsion reticle, typically at 10×, is obtained through computer control of the exposure shapes and placement. This reticle is then contact printed to yield a dark-field emulsion reticle. The next step is to make a 10× reticle on a hard-surface blank and step-and-repeat it into 1× emulsion master masks for the complete die. Finally, these emulsion masters are contact printed to make hard-surface working plates.

13.2 Printed Circuit Boards

PCBs [12, 13] or printed wiring boards (PWBs) are used extensively for electronic packaging and RF front-end circuit boards. In these applications, the primary function of PCBs is to provide mechanical support and multilevel electrical interconnections for packaged solid-state devices, resistors, capacitors, and inductors. For RF/microwave applications, there is a need for high-performance, low-cost PCB materials that can provide low-loss finer lines (≤5 mil wide) and narrower spacings (≤5 mil) for high-density circuits and also provide limited impedance-matching capability. Also, high-speed data processing by means of digital circuits requires higher performance, low dielectric constant PCB materials. All of these materials have low-loss copper conductors capable of carrying high current densities. The PCB can be single sided, double sided, or consist of multilayer substrates. Multilayer PCBs have two or more layers of dielectric and metallization layers, with the latter being interconnected by plated-through via holes. Substrates may be rigid or flexible.
Substrate manufacturers have tried to combine the characteristics of various basic materials to obtain desired electrical and mechanical properties. The resulting material is called a composite. By adding fiberglass, quartz, or ceramic in suitable proportions to organic or synthetic materials, the mechanical properties are modified and the dielectric constant value is adjusted. A very wide variety of products are now available with a dielectric constant range of 2.1 to 10 and tan δ values from 0.0004 to 0.01. Table 13.5 shows important electrical and thermal parameters of several PCB materials currently in use. The FR-4 (fire retardant) is an epoxy-based glass substrate that is widely used and has the lowest cost, whereas polytetrafluoroethylene (PTFE) gives the highest performance and can be operated above 300°C. FR-4, BT/epoxy, and polyimide, called thermoset materials, are hard and elastic. These materials become soft above their glass transition temperature ($T_g$). The glass transition temperatures of FR-4, BT/epoxy, and polyimide are about 150°C, 210°C, and 250°C, respectively. Materials such as PTFE/glass, known as thermoplastics, become soft and melt if heated. The melting temperature ($T_m$) of PTFE/glass is about 325°C.

The CTE as given for several materials in Table 13.5 is a measure of the dimensional stability with temperature. The thermal conductivity of these materials is quite poor, and their typical value is about 0.2 W/m·°C. Glass-reinforced epoxy laminates offer the lowest cost, but PTFE-based laminates have the lowest dielectric constant and loss. PTFE substrates also provide better protection from moisture and offer ultrahigh adhesion strengths. The high-loss tangent of FR-4 and relatively variable $\varepsilon_r$ limits its usage to applications below 3 GHz. The values of parameters of composite materials vary slightly from manufacturer to manufacturer.

### Table 13.5

<table>
<thead>
<tr>
<th>Material</th>
<th>Dielectric Constant</th>
<th>Dissipation Loss</th>
<th>CTE $x/y$ ppm/°C</th>
<th>CTE $z$ ppm/°C</th>
</tr>
</thead>
<tbody>
<tr>
<td>FR4/glass</td>
<td>4.5</td>
<td>0.03</td>
<td>16–20</td>
<td>50–70</td>
</tr>
<tr>
<td>Driclad/glass</td>
<td>4.1</td>
<td>0.01</td>
<td>16–18</td>
<td>55–65</td>
</tr>
<tr>
<td>BT/epoxy/glass</td>
<td>4.0</td>
<td>0.01</td>
<td>17</td>
<td>55–65</td>
</tr>
<tr>
<td>Epoxy/PPO/glass</td>
<td>3.9</td>
<td>0.01</td>
<td>12–18</td>
<td>150–170</td>
</tr>
<tr>
<td>Cyanate ester/glass</td>
<td>3.5</td>
<td>0.01</td>
<td>16–20</td>
<td>50–60</td>
</tr>
<tr>
<td>Polyimide/glass</td>
<td>4.5</td>
<td>0.02</td>
<td>12–16</td>
<td>65–75</td>
</tr>
<tr>
<td>Ceramic fill thermoset</td>
<td>3.3</td>
<td>0.0025</td>
<td>15</td>
<td>50</td>
</tr>
<tr>
<td>EPTFE w/thermoset</td>
<td>2.8</td>
<td>0.004</td>
<td>50–70</td>
<td>50–70</td>
</tr>
<tr>
<td>Silica-filled PTFE</td>
<td>2.9</td>
<td>0.003</td>
<td>16</td>
<td>24–30</td>
</tr>
<tr>
<td>PTFE/glass</td>
<td>2.4</td>
<td>0.001</td>
<td>12–20</td>
<td>140–280</td>
</tr>
<tr>
<td>PTFE</td>
<td>2.1</td>
<td>0.0004</td>
<td>70–90</td>
<td>70–90</td>
</tr>
</tbody>
</table>
13.2.1 PCB Fabrication

Salient steps in the fabrication of PCBs are shown in Figure 13.1. In a basic multilayer PCB fabrication process, first a copper foil is laminated to the dielectric sheets and the required interconnect/wiring patterns are etched on all substrates by using a photolithographic technique. The substrates are then stacked and laminated under heat and pressure to make a monolithic board. Next, via holes are drilled in the board and catalyzed to make interlayer metallic connections, and the whole board is plated with electroless copper. This increases the thickness of the surface conductor pattern and provides the copper layer in the via holes. The board is then tinned for soldering or nickel or gold plated for gold wire bonding. Finally, the board is cut into required small sizes.

Figure 13.1 Flow diagram for the multilayer PCB process.
The RF prototyping PCB is generally made from multilayer FR-4. The top dielectric layer is 10 mil thick. The top metal layer is made from 1 oz Cu (1.4 mil thick). The ground plane is made from 2 oz Cu (2.8 mil). The 10-mil thickness between the RF layer and the ground layer sets the width of a 50Ω microstrip line to 17.5 mils. The total board thickness is set to 62 mil to make it compatible with standard RF connectors. The PCB (62 mil thick) is very rigid and capable of withstanding bench top tuning.

13.2.2 PCB Inductors

Multilayer PCB technology is quite suitable for realizing the high inductances suitable for applications up to 1 to 2 GHz. These inductors (50–200 nH) can carry currents up to 3 to 5A and can have $Q$ values in the range of 100 for applications up to 100 to 200 MHz.

13.3 Microwave Printed Circuits

*Microwave printed circuit* (MPC) technology is widely used for microwave passive circuits and printed antennas. Substrate choice and evaluation are essential parts of the design procedure. Many substrate properties may be involved in these considerations: dielectric constant and loss tangent and their variation with temperature and frequency, homogeneity, isotropicity, CTE and temperature range, dimensional stability with processing, temperature, humidity and aging, and thickness uniformity of the substrate are all important. Similarly, other physical properties, such as resistance to chemicals, tensile and structural strengths, flexibility, machinability, impact resistance, strain relief, formability, bondability, and substrate characteristics when clad, are important in fabrication.

The principal microstrip substrates currently used are listed in Table 13.6. Most types are available from several manufacturers. The large range of PTFE, hydrocarbon, and polyester composite substrates available permits considerable flexibility in the choice of a substrate for particular applications. There is no one ideal substrate and the choice depends on the application. For instance, conformal MPCs require flexible substrates, whereas low-frequency applications require high dielectric constants to keep the size small. In terms of high-power operation, moisture absorption, processibility, and cost, substrates such as hydrocarbon and PTFE ceramic, PTFE glass, polyester glass and hydrocarbon, and polyester glass, respectively, are more suitable.

A wide range of substrate materials is available, clad with copper, aluminum, or gold. Most of these substrates use 0.5- to 2-oz electrodeposited or rolled copper. Laminates are usually available in 1/32-, 1/16-, or 1/8-inch thicknesses and, more recently, in 10-, 25-, 50-, 75-, and 100-mil thicknesses.
Table 13.6
Dielectric Properties of MPC Substrate Materials at Room Temperature

<table>
<thead>
<tr>
<th>Material</th>
<th>Trade Name</th>
<th>Supplier</th>
<th>$\varepsilon_r$</th>
<th>$\tan \delta$</th>
<th>TC of $\varepsilon_r$ (W/m-K)</th>
<th>k (W/m-K)</th>
<th>Density (g/cm$^3$)</th>
<th>CTE x/y</th>
<th>CTE z</th>
<th>$T_g$ (°C)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Hydrocarbon glass</td>
<td>RO4003</td>
<td>Rogers</td>
<td>3.38</td>
<td>0.0025</td>
<td>+40</td>
<td>0.64</td>
<td>1.8</td>
<td>13</td>
<td>46</td>
<td>280</td>
</tr>
<tr>
<td>Hydrocarbon glass</td>
<td>RO4350</td>
<td>Rogers</td>
<td>3.48</td>
<td>0.0040</td>
<td>+50</td>
<td>0.62</td>
<td>1.9</td>
<td>15</td>
<td>50</td>
<td>280</td>
</tr>
<tr>
<td>PTFE ceramic</td>
<td>RO3003</td>
<td>Rogers</td>
<td>3.0</td>
<td>0.0013</td>
<td>13</td>
<td>0.50</td>
<td>2.1</td>
<td>17</td>
<td>24</td>
<td>325</td>
</tr>
<tr>
<td>PTFE ceramic</td>
<td>RO3006</td>
<td>Rogers</td>
<td>6.15</td>
<td>0.0025</td>
<td>−169</td>
<td>0.61</td>
<td>2.6</td>
<td>17</td>
<td>24</td>
<td>325</td>
</tr>
<tr>
<td>PTFE ceramic</td>
<td>RO3010</td>
<td>Rogers</td>
<td>10.2</td>
<td>0.0035</td>
<td>−295</td>
<td>0.66</td>
<td>3.0</td>
<td>17</td>
<td>24</td>
<td>325</td>
</tr>
<tr>
<td>PTFE glass fiber</td>
<td>5880</td>
<td>Rogers</td>
<td>2.2</td>
<td>0.0009</td>
<td>−125</td>
<td>0.2</td>
<td>2.2</td>
<td>40</td>
<td>237</td>
<td>—</td>
</tr>
<tr>
<td>PTFE glass</td>
<td>TLC-32</td>
<td>Taconic</td>
<td>3.2</td>
<td>0.0030</td>
<td>−125</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>PTFE glass</td>
<td>AR320</td>
<td>Arlon</td>
<td>3.2</td>
<td>0.0030</td>
<td>−125</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>71</td>
</tr>
<tr>
<td>Thermoset ceramic glass</td>
<td>25N</td>
<td>Arlon</td>
<td>3.25</td>
<td>0.0024</td>
<td>0</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>17</td>
<td>70</td>
</tr>
<tr>
<td>Polyester glass</td>
<td>GML1000</td>
<td>Glasteel</td>
<td>3.05</td>
<td>0.0040</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>40</td>
<td>60</td>
<td>140</td>
</tr>
</tbody>
</table>

Note: Units of TC and CTE are ppm/°C.
Fabrication Technologies

or thicknesses in increments of 5 mil. The cladding material is usually designated in terms of weight per square yard, such as 14g (1/2 oz), 28g (1 oz), 57g (2 oz), and so on. Typical cladding thicknesses for these ounce designations are given in Table 13.7. Low cladding thicknesses simplify fabrication of the MPCs to required tolerances, whereas thicker claddings ease soldering. For high-power applications, a thick cladding is desirable. These substrates are easily machined, and through-holes are made by punching or drilling.

During the past decade, the explosive growth in wireless RF and microwave applications has generated a significant market for lightweight, compact, and low-cost passive components such as couplers, filters, and baluns. These components must be manufactured without tuning and so forth. It is well known that the wavelength of a signal is inversely proportional to the square root of the dielectric constant of the medium in which it propagates. Hence, increasing the dielectric constant of the medium by a factor of 100 will reduce the circuit dimensions by a factor of 10. This simple concept is being exploited extensively as distributed circuit technology is being adopted at S-band and below for cellular telephony, GPS receivers, and mobile SATCOM.

A number of very high dielectric constant ceramic substrates with \( \varepsilon_r = 20 \) to 95, very low dielectric loss (Q factor = 5,000 to 20,000), and high temperature stability (3 ppm/°C) are currently available. They are composed of solid solutions of various titanates and are relatively inexpensive. A list of such materials with their properties is given in Table 13.8.

### 13.3.1 MPC Fabrication

MPCs are fabricated like conventional PCBs using a photoetching process. Figure 13.2 shows a flow diagram for MPC fabrication. The first step is to generate the artwork from the design. The enlarged artwork is then photo reduced using a highly precise camera to produce a high-resolution negative (also known as a mask) that is used for exposing the photoresist, which is spin coated on the substrate. The laminate/substrate is properly cleaned in accordance with the manufacturer’s recommended procedure to ensure proper adhesion to the photoresist, which is applied to both sides of the substrate. The mask is placed on the substrate and held using a vacuum frame or other technique to

<table>
<thead>
<tr>
<th>Table 13.7</th>
</tr>
</thead>
<tbody>
<tr>
<td>Standard Copper Foil Weights and Foil Thickness (t)</td>
</tr>
<tr>
<td>Foil weight</td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td>Foil thickness</td>
</tr>
<tr>
<td></td>
</tr>
</tbody>
</table>
ensure the fine-line resolution required. With exposure to the proper wavelength light, a polymerization of the exposed photoresist occurs, making it insoluble in the developer solution. The backside of the substrate is exposed completely without a mask, since the copper foil is retained to act as a ground plane. The substrate is developed to remove the soluble photoresist material. Visual inspection is used to ensure proper development.

When these steps have been completed, the substrate is ready for etching. This is a critical step and requires considerable care so that proper etch rates are achieved. After etching, the excess photoresist is removed using a stripping solution. Visual and optical inspections should be carried out to ensure quality and conformance with dimensional tolerances. The substrate is rinsed in water and dried.

If desired, a thermal bonding can be applied by placing a bonding film between the laminates to be bonded. Dowel pins can be used for alignment and the assembly is then heated under pressure until the melting point temperature of the bonding film is reached. The assembly is allowed to cool under pressure below the melting point of the bonding film and then removed for inspection.

The preceding procedure outlines the general steps necessary in producing a microstrip printed circuit. The substances used for the various processes, for example, cleaning and etching, or the tools used for machining and so on depend on the substrate chosen. Most manufacturers provide informative brochures on the appropriate choice of chemicals, cleaners, etchants, and other processing techniques for their substrates.

### 13.3.2 MPC Applications

MPC technology is exclusively applied to a wide variety of microwave passive components including manifolds for power distribution, filters, couplers, baluns,
Fabrication Technologies

Figure 13.2 Flow diagram for MPCs.

and printed antennas. Both stripline and microstrip lines are used. Among MPC components, directional couplers and filters are the most popular. At RF frequencies, these components are realized using lumped inductors and capacitors. The inductors are printed on the MPC substrate and the discrete chip capacitors are wire bonded or soldered to inductor pads. Figure 13.3 shows a lowpass filter configuration.
Hybrid MICs have been used almost exclusively in the frequency range of 1 to 20 GHz for wireless, space, and military applications because they meet the requirements for shock, temperature conditions, and severe vibration. This section is intended to provide a brief introduction to several hybrid technologies such as thin film, thick film, and cofired ceramic. The most commonly used ceramic for MICs is alumina (Al₂O₃). A number of other ceramic materials are available, with $\varepsilon_r$ ranging between 10 and 150. High dielectric constant materials are useful for circuit size reduction at RF and low microwave frequencies. Hybrid integrated technologies are used exclusively to manufacture discrete lumped inductors, capacitors, and resistors as well as lumped-element-based passive components. The lumped elements are realized by using multilevel sputtering of different materials.

13.4.1 Thin-Film MICs

Thin-film fabrication technology used for MICs is continuously developing to meet the requirements of increasing frequency of operation, higher yield, and reduced costs. This can be achieved by a thin-film manufacturing process that is carefully controlled and repeatable in a clean room environment. The first step in the fabrication process is the deposition of a first layer (seed layer) of metal film on the substrate. The selection of the film is made based on the criteria of good adhesion to the substrate and is one of the important factors in selection of a conductor material for the first layer of metal film. Some precautions specific to MIC conductors should be mentioned with regard to the deposition techniques. At RF frequencies the electromagnetic fields are confined to several skin depths of the conductors. To achieve low loss, the layer of high-resistivity materials such as the chromium used for adhesion must be
extremely thin. The main conductor must have a low bulk dc resistivity for low-loss propagation. Improper processing techniques can result in high RF loss for a low sheet resistance material made of thin chromium and a thicker gold structure. In particular, as a result of the very high substrate temperatures (>300°C) sometimes encountered during sputtering, this thin sputtered chromium layer will diffuse into an overlaying gold film. This results in a high RF loss, even though the sheet resistance may be low with a thick gold layer. Therefore, techniques such as sputtering must be used with care when creating MIC materials. Metal films are deposited on substrates by three methods: vacuum evaporation, electron-beam evaporation, and sputtering.

A typical metal combination for alumina substrate is Cr/Cu/Au or NiCr/Ni/Au. A very thin seed layer of suitable metal is deposited on the substrate by one of the preceding techniques and then the bulk conductor metal is deposited by electroplating techniques. The seed layers of metal provide mechanical and electrical foundation layers on which to electroplate a good-quality bulk conductor metal. The circuit definition can be accomplished by a plate-through technique or by an etchback technique. The techniques that are used to define patterns in metal layers can influence the deposition choice. Figure 13.4 illustrates the two fabrication techniques.

The plate-through technique begins with a substrate coated with a thin layer of evaporated metal. This is followed by an application of a thick photoresist,
as shown in Figure 13.4(a). The thickness of this photoresist is similar to the thickness of the final metal film required. After defining a pattern in the photoresist, the second metal layer is plated up to the desired thickness with precise definition and only in the areas where metal is required. The photoresist layer is then washed away and the thick seed-metal is etched with very little undercut from the undesired areas. This technique is also suitable for fabricating lines that are 25 to 50 \( \mu \text{m} \) wide or for use when the separation between them is 25 to 50 \( \mu \text{m} \).

The second technique is the etchback technique. This technique, as illustrated in Figure 13.4(b), utilizes a thick metal layer obtained either completely by evaporation or by a combination of a thin evaporated layer and a thicker plated layer. A thin photoresist layer is used as a mask to define the circuit pattern. The undesired areas of metal are then removed by etching. This technique results in undercutting the metal film by about twice the line conductor thickness. The plate-through technique not only permits better definition for thick conductors, but also saves on cost in that only the required material is deposited.

Traditionally, single-layer discrete capacitors are manufactured by firing ceramic substrates that typically have a 5-mil thickness [15]. Then both sides are metallized using a thin- or thick-film process. Finally, the substrate is sawed into chip capacitors. Thin-film resistors are realized by depositing nichrome or tantalum nitride films on alumina substrates similar to the process described for conductor films. A laser trimming technique is used to achieve \( \pm 1\% \) tolerances in the resistor values. Termination or connecting pads are of metallized chromium-gold. For high-power resistors, substrates used are BeO and AlN. Finally, the substrate is sawed into chip resistors.

In the early 1980s, a thin-film technology variant was introduced called a miniature hybrid [16]. Miniature hybrid MIC technology is based on thin-film technology in which the multilevel passive circuits including lumped resistors and capacitors are batch fabricated on the substrate and solid-state devices are externally attached to these circuits. The advantages of this circuit technology are small size, lightweight, excellent heat dissipation, and broadband performance.

### 13.4.2 Thick-Film Technology

Thick-film MICs are manufactured using various inks pressed through patterned silk screens. Thick-film MICs are inexpensive and are generally limited to the lower end of the microwave spectrum. In conventional thick-film technology, the multilayer interconnects are formed by successive screen printing of conductors, dielectric layers, and resistor patterns on a base substrate. The materials are in the form of inks or pastes. After screen printing, each layer is dried at about 150°C for 15 minutes and fired at about 850°C for 30 to 60 minutes. Figure 13.5 shows the first-layer screen printing process using a paste through a mesh.
The mesh is designed according to the pattern to be made. The printing, drying, and firing steps are repeated to fabricate the multilayer circuitry in a fully automated way to produce high-volume, cost-effective components.

The commonly used base substrate materials are alumina (Al₂O₃), beryllia (BeO), and aluminum nitride (AlN). The dielectric pastes are typically glass-ceramic compositions having low dielectric constant and loss tangent, high-breakdown voltage, and a CTE matched to the substrate material. The conductors may be gold, copper, silver, palladium-silver/gold, and platinum-silver/gold. Properties of various conductor materials are given in Table 13.2. The commonly used resistor material is ruthenium doped glass (RuO₂).

Recently this technology has been improved by using a photoimageable thick-film process that is capable of producing 1-mil lines and gaps and 3-mil vias [17]. In this process, both Cu and Au conductors up to 10 layers can be used. Earlier, thick-film technology was used to interconnect discrete components; however, improved technology is also capable of printing conductor patterns for low-loss passive circuits at RF and low microwave frequencies.
13.4.3 Cofired Ceramic and Glass-Ceramic Technology

Around the time of the introduction of hybrid miniature MICs, the thick-film variant known as LTCC was also introduced [18]. The LTCC manufacturing process is similar to the thick-film process except that it does not use a base substrate. Dielectric layers are in the form of unfired ceramic tapes (also called green tapes) instead of paste. This technology also enables the printing of reliable capacitors and resistors. The process as shown in Figure 13.6 consists of blanking,

![Diagram of cofired ceramic and glass-ceramic process]

Figure 13.6 Basic steps for the cofired ceramic and cofired glass-ceramic process.
punching vias, conductor screen printing, collating, laminating, and firing. The vias are punched in the green tape and filled with conducting paste. At the same time, conductor patterns are screen printed.

This process is carried over for each dielectric layer and finally the composite structure is fired to obtain a monolithic substrate. The firing temperature for glass-ceramic substrates is 850°C to 900°C and this technology is known as low-temperature cofired ceramic technology. Low-temperature firing allows one to use high-conductivity metals such as Ag, Cu, and gold. The dielectric tapes use a glass-ceramic composite optimized for a better CTE match with the base metal and the semiconductor chips. As many as 50 layers can be combined in a single LTCC substrate measuring 6 × 6 inches. When ceramic tapes are used they are fired at 1,500°C to 1,600°C and the technology is known as high-temperature cofired ceramic (HTCC) technology. Commonly used conductors in this case are tungsten (W) and molybdenum (Mo). The dielectric properties of cofired glass-ceramic are compared with cofired alumina ceramic, alumina, BeO, and AlN in Table 13.9.

LTCC technology, due to its multilayer process, offers several advantages over conventional thin-film, thick-film, and HTCC technologies. These advantages include a higher level of integration of components, for example, capacitors, resistors, inductors, inductor transformers, transmission lines, and bias lines; and greater design flexibility by enabling the realization of different types of transmission-line media such as microstrip, stripline, coplanar waveguide, and rectangular coax. Passive components, matching networks, bias lines, and shielding of RF lines can be combined in LTCC technology using several available ceramic and metal layers. Finally, solid-state, low-power devices are attached on the top surface to realize active or passive circuits. High-power devices can be integrated with LTCC by attaching the devices directly to the next level assembly chassis through via holes fabricated in the LTCC MIC.

### Table 13.9
Typical Electrical and Thermal Properties of Ceramic Materials

<table>
<thead>
<tr>
<th>Property</th>
<th>Al₂O₃</th>
<th>HTCC</th>
<th>LTCC</th>
<th>BeO</th>
<th>AlN</th>
</tr>
</thead>
<tbody>
<tr>
<td>Relative dielectric constant</td>
<td>9.8</td>
<td>9.5</td>
<td>5.0</td>
<td>6.4</td>
<td>8.8</td>
</tr>
<tr>
<td>at 1 MHz</td>
<td>0.0002</td>
<td>0.0004</td>
<td>0.0002</td>
<td>0.0003</td>
<td>&lt;0.001</td>
</tr>
<tr>
<td>Loss tangent at 1 MHz</td>
<td>6.5</td>
<td>7.1</td>
<td>3.0</td>
<td>7.2</td>
<td>4.4</td>
</tr>
<tr>
<td>Coefficient of thermal expansion</td>
<td>37</td>
<td>25</td>
<td>2</td>
<td>250</td>
<td>230</td>
</tr>
<tr>
<td>10⁻⁶/°C</td>
<td>25</td>
<td>23</td>
<td>1.5</td>
<td>26</td>
<td>14</td>
</tr>
<tr>
<td>Thermal conductivity, W/m·°C</td>
<td>3.8</td>
<td>3.9</td>
<td>2.6</td>
<td>2.8</td>
<td>3.3</td>
</tr>
</tbody>
</table>
The conductors for inductors, transformers, capacitors, interconnects, and other passive components are screen-printed using conductive pastes of gold or silver or copper. Their sheet resistances, measured in milliohms per square, are in the range of 4–10, 2–8, and 3–4, respectively. A paste of glass frit and conductive powder is used to screen print thick-film resistors. The ratio of glass frit content to conductive powder is adjusted to vary the sheet resistance from about 5 Ω/square to 10 MΩ/square. The surface resistors are trimmed to achieve ±1% tolerances in the resistor values, while for buried resistors the tolerance is generally ±25%. The materials for MIM capacitors are available in both paste and tape forms. The dielectric constant value varies from 5 to 200. The capacitance range and dissipation factor for low dielectric constant materials (εr = 5–10) are 1 to 200 pF and <0.3%, while for high-K materials (εr = 100–200) these values are 10 to 3,000 and <2%, respectively. The breakdown voltage and capacitance tolerance are 500V and ±10% for low-K materials, and 200V and ±20%, respectively, for high-K materials [19].

Figure 13.7 shows a three-dimensional view of a LTCC module with embedded passive components and bias lines. Wire bonding of a solid-state device and surface mounting of a bypass capacitor are also shown.

MIC technology is very diverse in its application of materials and processes and can be used to implement a broad array of functions. Table 13.10 lists some of these materials and processes.

13.5 GaAs MICs

Whereas most MMICs currently in production operate in the 0.5- to 30-GHz microwave range, an increasing number of applications are covering the millimeter-wave spectrum from 30 to 300 GHz. Monolithic technology is particularly beneficial to millimeter-wave applications through the elimination of parasitic
<table>
<thead>
<tr>
<th>Materials/Processes</th>
<th>MPC</th>
<th>Thin Film</th>
<th>Thick Film</th>
<th>LTCC</th>
<th>HTCC</th>
</tr>
</thead>
<tbody>
<tr>
<td>Base substrates</td>
<td>PTFE glass fiber, PTFE ceramic, hydrocarbon ceramic, polyester glass</td>
<td>Al₂O₃, AlN, BeO, quartz, glass/ceramic</td>
<td>Al₂O₃, AlN, BeO</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>Conductors</td>
<td>Cu</td>
<td>Au, Al, Cu</td>
<td>Au, PdAu, PtAu, Ag, PdAg, PtAg, PtPdAg, Cu</td>
<td>Au, Ag, PdAgCu</td>
<td>W, Mo</td>
</tr>
<tr>
<td>Dielectrics</td>
<td>N/A</td>
<td>SiO₂, polyimide, BCB</td>
<td>Glass-ceramics, recrystallizing glasses</td>
<td>Glass-ceramic tape</td>
<td>Ceramic (Al₂O₃) tape</td>
</tr>
<tr>
<td>Resistors Processes</td>
<td>N/A</td>
<td>NiCr, TaN</td>
<td>RuO₂ doped glass</td>
<td>RuO₂ doped glass</td>
<td>N/A</td>
</tr>
<tr>
<td>Processes</td>
<td>Photolithography, etch, collate sheets, bonding</td>
<td>Sequentially vacuum deposit, spin coat, and/or plate conductors, dielectrics, and resistors; photolithography; etch</td>
<td>Sequentially print, dry, and fire conductor, dielectric, and resistor pastes</td>
<td>Punch vias, print and dry conductors on tape, collate layers, laminate, cofire</td>
<td>Punch vias, print and dry conductors on tape, collate layers, laminate, cofire</td>
</tr>
</tbody>
</table>
effects of bond wires, which connect discrete components in conventional hybrid MICs. In MMIC-based millimeter-wave subsystems the cost can be lowered by a factor of 10 or more compared to hybrid solutions.

Advantages of MMICs include low cost, small size, low weight, circuit design flexibility, broadband performance, elimination of circuit tweaking, high-volume manufacturing capability, package simplification, improved reproducibility, radiation hardness, improved reliability, and multifunction performance on a single chip. Indeed, the concept of implementing a “subsystem on a chip” became a reality through monolithic microwave technology.

Typically MMICs use microstrip and MIM capacitors for matching networks, whereas at low microwave frequencies, lumped inductors and MIM capacitors are commonly used. Via holes, metal-filled holes from the bottom of the substrate (ground plane) to the top surface of MMICs, provide low-loss and low-inductance ground connections. Figure 13.8 shows a three-dimensional view of an MMIC.

MMICs can be fabricated in any of many different ways [20–28]. MMICs using MESFETs and high electron mobility transistors (HEMTs) are most commonly fabricated with a recessed gate process, but the self-aligned gate (SAG) process is gaining popularity because of its ability to efficiently fabricate devices optimized for different functions, such as microwave small signal, microwave power, and digital logic, on the same wafer at the same time. The SAG process has demonstrated superior performance uniformity in a manufacturing environment.

13.5.1 MMIC Fabrication

To give the reader an understanding of the relative complexity of GaAs MMIC manufacturing, a process flowchart for the SAG process [27] is given in Figure 13.9. The process for recessed gate MMICs has many similarities. The process includes the fabrication of active devices, resistors, capacitors, inductors, distrib-
uted matching networks, air bridges, and via holes for ground connections through a substrate. The basic process steps are similar in any MMIC technology.

Note that GaAs MMIC processing is less complex than silicon processing for devices operating at the low end of the microwave spectrum. Because silicon has inherently lower frequency capability and poorer isolation properties for integration purposes, more exotic processing is required to compete in the frequency region of overlap with GaAs applicability (~1–2 GHz). For example, a silicon BiCMOS process for such IC applications may require two or three times as many mask layers, adding significantly to the cost.

The MMIC process starts with the formation of an active layer on a qualified semi-insulating GaAs substrate. Two methods are used to form an $n$-type active layer: ion implantation and epitaxy. Next a gate is formed using a refractory metal such as TiWN or WSi. The quality and placement of the gate metal is critical to device performance in both low-noise and power applications. The choice of the gate metal is generally based on good adhesion to

---

**Figure 13.9** MMIC process flowchart for the multifunction SAG process.
GaAs, electrical conductivity, and thermal stability. Lumped-element resistors are realized using a TiWN layer having sheet resistance of 10 to 11 $\Omega$/square as well as an active layer having sheet resistance of 120 to 150 $\Omega$/square.

The device ohmic contacts are made next. The purpose of an ohmic contact on a semiconductor material is to provide a good contact between the interconnect metal and the active channel at the semiconductor surface. The most common approach in industry is to fabricate ohmic contacts on GaAs by alloying gold and germanium (88% Au and 12% Ge by weight, with a melting point of 360°C). The sheet resistance of a AuGe layer is about 1 $\Omega$/square, which can also be used to realize small resistance values.

Next, a thick TiPdAu metal is overlayed on the gate by evaporation and liftoff. The metal reduces the gate resistance and also serves as a first-level metallization for MMIC fabrication, for example, as a capacitor bottom plate or the interconnect metal under airbridges or crossovers. Dielectric films are used in GaAs MMICs for the passivation of active areas of devices and resistors, for MIM capacitors, and for crossover isolation. Silicon nitride ($\text{Si}_3\text{N}_4$) is commonly used as a dielectric material that is easily deposited either by plasma-assisted chemical vapor deposition or sputtering. The thickness of the dielectric film determines the capacitance per unit area of the MMIC capacitor. Typical values for the film thickness, capacitance, and breakdown voltage are 0.2 $\mu$m, 300 pF/mm$^2$, and 60V, respectively.

Interconnection of components, airbridges, and the top plate of MIM capacitors is formed with a second layer of metal. Backside processing, consisting of thinning by grinding or lapping, via-hole etching, and ground contact metallization and plating, is an important and cost-sensitive part of the processing. In a production environment, a significant investment has been made in the wafer by the time the frontside processing is completed and the backside processing is started.

After the frontside process, the wafer is thinned by a lapping technique from ~600 $\mu$m to the required thickness, typically 100 to 125 $\mu$m for small-signal MMICs and 75 $\mu$m for power MMICs (to maximize heat conduction). High-performance MMICs require low-inductance ground connections to the FET source and other passive components, and good thermal dissipation paths from the FET to its ground. In via-hole technology, holes are etched through the GaAs substrate under each FET source connection, as well as under other pads where ground connections are needed. Then the backside and the via-hole sidewalls are metallized. This provides a good connection from the frontside devices and components to the backside ground plane. This also eliminates the need for separate wire bonds to ground each FET and other RF ground connections. The first check for a good circuit is automatic testing on wafer with microwave probes. After identifying RF good ICs, the wafer is diced into chips.
13.5.2 MMIC Example

Figure 13.10 shows the photograph of an MMIC 12-W X-band high-power amplifier. The chip uses three stages designed to operate with $V_{DD} = 10\text{V}$ at a quiescent operating point of 25% of $I_{dss}$. The output stage employs a 20-mm gate periphery of MSAG MESFETs [29]. Typical measured output power and PAE were more than 12W and 35%, respectively, in the 8.5- to 10.5-GHz frequency range.

13.6 CMOS Fabrication

For RF wireless applications, several Si-based device technologies including bipolar, CMOS, BiCMOS, and SiGe HBT are being pursued to obtain an optimum solution. In the Si-based processes, Si wafers are larger and cheaper than GaAs wafers but the fabrication involves a relatively larger number of process steps. Salient features of a commonly used $n$-type or $n$-well CMOS fabrication process [30–32] are discussed next.

CMOS IC fabrication starts with thin circular (6- to 12-inch) silicon wafers also known as substrates. The wafers are doped with phosphorus (donor

Figure 13.10 Layout and schematic for a 12-W high-power amplifier. Chip is $4.6 \times 4.6$ mm.
atoms) or boron (acceptor atoms) for an $n$-type or $p$-type wafer, respectively. For $n$-channel MOSFETs or NMOS, a $p$-type wafer is used. Basic steps for an $n$-well CMOS fabrication are shown in Figure 13.11. The process starts with the epitaxial growth of a $p$-type layer on a wafer/substrate. This layer provides a controlled thickness (1–20 $\mu$m) of high-purity silicon. The next step is $n$-well formulation using an ion implantation. Next, a layer of SiO$_2$ is grown and covered with Si$_3$N$_4$ to define active device areas followed by a $p^+$ field implant (known as a channel-stop implant) outside active device areas to isolate the active devices. After the channel-stop implant, a thick layer of field oxide (FOX) is grown in areas where the Si$_3$N$_4$ layer is absent, and next the Si$_3$N$_4$ and SiO$_2$ layers are removed. Following these steps, a thin layer of gate oxide ($\equiv 80–200\AA$) is grown in active device areas.

Next, a layer of polysilicon is deposited and transistor gates, resistor connections, capacitor electrodes, and interconnections are defined. Oxide areas at the
drain and source locations of the \( n \)-type channel device are removed and donor atoms are introduced by diffusion or ion implantation to make \( n^+ \) regions for connections. Similarly acceptor atoms are introduced for \( p \)-type channel devices. This is followed by depositions of thick layers of oxide and metal 1 and metal 2. Connections between polysilicon and various metals are made through etched vias. At the end of the process, the wafers are passivated by another \( \text{SiO}_2 \) layer, leaving opened bonding pads areas for wire connections. Table 13.11 summarizes typical parameters of CMOS materials.

Lumped-element passive components such as resistors, capacitors, and inductors are realized in many different ways. Resistors include well, diffused, polysilicon, and thin-film resistors. Capacitors are comprised of poly-poly, metal-poly, metal-silicon, and silicon-silicon. Inductors include metal 1-metal 2 and many other metal layers.

The well and diffused resistors are formed by connecting a well region and \( n \)-channel or \( p \)-channel regions through source and drain connections. The well region’s sheet resistivity is on the order of 10 k\( \Omega \)/square, whereas diffused resistors have resistivity in the range of 100 to 200 \( \Omega \)/square. Polysilicon gate layers are also used as resistors. The sheet resistivity of polysilicon layers used in CMOS fabrication is on the order of 20 to 80 \( \Omega \)/square. Thin film resistors use nichrome and tantalum and are deposited on a \( \text{SiO}_2 \) layer. Depending on their thickness and composition, the range of sheet resistivity is 100 to 1,000 \( \Omega \)/square.

A \( \text{SiO}_2 \) layer sandwiched between two polysilicon electrodes comprises poly-poly capacitors. The tolerance on the value of the capacitor is 10% to 20%. In the case of a poly-metal capacitor, one can adjust the thickness of \( \text{SiO}_2 \) between the polysilicon and metal 1 electrodes. Properties of such capacitors are similar to poly-poly capacitors. Figure 13.12 shows a cross-sectional view of a typical CMOS circuit.

For RF applications, inductors are also becoming part of the CMOS standard process. In this case the inductors are realized by using many available metal layers to improve the quality factor.

### Table 13.11
Typical Parameters of CMOS Materials

<table>
<thead>
<tr>
<th>Layer</th>
<th>Material</th>
<th>Thickness (( \mu )m)</th>
<th>Resistivity (( \Omega )/square)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Poly 1</td>
<td>Polycrystalline</td>
<td>0.040</td>
<td>21</td>
</tr>
<tr>
<td>Poly 2</td>
<td>Polycrystalline</td>
<td>0.046</td>
<td>25</td>
</tr>
<tr>
<td>Metal 1</td>
<td>Al</td>
<td>0.6</td>
<td>0.06</td>
</tr>
<tr>
<td>Metal 2</td>
<td>Al</td>
<td>1.15</td>
<td>0.03</td>
</tr>
</tbody>
</table>
Figure 13.12 Cross-section of a finished CMOS device.

13.7 Micromachining Fabrication

Micromachining is commonly used to enhance the quality factor of inductors and transformers and is more popular with Si than GaAs substrates. Micromachining techniques can be employed using a frontside or backside etch process [33–35]. In the frontside process, first a thin layer of Si$_3$N$_4$ is deposited on a Si substrate. Then inductor conductors are patterned using standard photolithography, gold evaporation, and electroplating techniques. Next, a thick layer of Si$_3$N$_4$ is deposited, and an opening is defined on the frontside on the inductor pattern. Finally, openings in Si$_3$N$_4$ are dry etched and Si under the inductor pattern is anisotropically wet etched using KOH, leaving the inductor pattern on the suspended Si$_3$N$_4$ membrane. Figure 13.13 shows a cross-sectional view of a suspended inductor.

In the backside etch process, first a three-layer structure of SiO$_2$/Si$_3$N$_4$/SiO$_2$ is deposited on a silicon substrate to realize a flat and rigid membrane. Then inductor conductors are formed on this multilayer structure using standard photolithography, gold evaporation, and electroplating techniques. Finally, an opening is defined on the backside of the Si wafer underneath the inductor pattern, and the silicon is wet etched using KOH solution until the transparent dielectric membrane appears. The backside micromachining process in GaAs is compatible with the via-hole technique used in MMICs.

In general, frontside etching is preferred over backside etching for these reasons: It requires a shorter etch time, no backside alignment is required, it is independent of wafer thickness, and it allows for a higher package density.
Figure 13.13  (a) Top and (b) cross-sectional views of a micromachined inductor.

References


14

Microstrip Overview

14.1 Design Equations

Microstrip line is the most commonly used transmission medium in RF and microwave circuits, due to its quasi-TEM nature and excellent layout flexibility. When the size of the microstrip section is reduced to dimensions much smaller than the wavelength, it can be used as a lumped element. Thus, the basic design of many lumped elements is based on a microstrip structure. A cross-sectional view of a microstrip line with physical parameters is shown in Figure 14.1. The important parameters for designing these transmission lines are the characteristic impedance ($Z_0$), effective dielectric constant ($\epsilon_{re}$), attenuation constant ($\alpha$), discontinuity reactances, frequency dispersion, surface wave excitation, and radiation. Several methods to determine these parameters are summarized in [1–12]. A complete set of design equations for microstrips is presented in this chapter, including closed-form expressions for the characteristic impedance and effective dielectric constant, and their variation with metal strip thickness, enclosure size, and dispersion. Expressions for microstrip loss and quality factor $Q$ are also described.

14.1.1 Characteristic Impedance and Effective Dielectric Constant

Closed-form expressions for $Z_0$ and $\epsilon_{re}$ when conductor thickness $t = 0$ are given here [1]:

429
Figure 14.1 Microstrip configuration.

\[ Z_0 = \begin{cases} \frac{\eta}{2\pi\sqrt{\varepsilon_{re}}} \ln \left( \frac{8b}{W} + 0.25 \frac{W}{h} \right) & \text{for } (W/h \leq 1) \\ \frac{\eta}{\sqrt{\varepsilon_{re}}} \left\{ \frac{W}{h} + 1.393 + 0.667 \ln \left( \frac{W}{h} + 1.444 \right) \right\}^{-1} & \text{for } (W/h \geq 1) \end{cases} \]  

(14.1a)  
(14.1b)

where \( \eta = 120\pi \) ohm and

\[ \varepsilon_{re} = \frac{\varepsilon_r + 1}{2} + \frac{\varepsilon_r - 1}{2} F(W/h) \]  

(14.2)

\[ F(W/h) = \begin{cases} (1 + 12b/W)^{-1/2} + 0.041(1 - W/h)^2 & \text{for } (W/h \leq 1) \\ (1 + 12b/W)^{-1/2} & \text{for } (W/h \geq 1) \end{cases} \]  

(14.3)

The maximum relative error in \( \varepsilon_{re} \) and \( Z_0 \) is less than 1%. The expressions for \( W/h \) in terms of \( Z_0 \) and \( \varepsilon_{re} \) are as follows:

For \( Z_0\sqrt{\varepsilon_{re}} > 89.91 \),

\[ \frac{W}{h} = \frac{8 \exp(A)}{\exp(2A) - 2} \]  

(14.4a)

For \( Z_0\sqrt{\varepsilon_{re}} \leq 89.91 \),
\[ W/h = \frac{2}{\pi} \left\{ B - 1 - \ln(2B - 1) + \frac{\varepsilon_r - 1}{2\varepsilon_r} \left[ \ln(B - 1) + 0.39 - \frac{0.61}{\varepsilon_r} \right] \right\} \]  
\[ (14.4b) \]

where

\[ A = \frac{Z_0}{60} \left\{ \frac{\varepsilon_r + 1}{2} \right\}^{1/2} + \frac{\varepsilon_r - 1}{\varepsilon_r + 1} \left\{ 0.23 + \frac{0.11}{\varepsilon_r} \right\} \]  
\[ (14.5a) \]

\[ B = \frac{60 \pi^2}{Z_0 \sqrt{\varepsilon_r}} \]  
\[ (14.5b) \]

These expressions also provide an accuracy of better than 1%. Values of the characteristic impedance and effective dielectric constant as a function of the \( W/h \) ratio are shown in Figure 14.2. Here \( Z_0 = Z_0' / \sqrt{\varepsilon_{re}} \).

### 14.1.2 Effect of Strip Thickness

Simple and accurate formulas for \( Z_0 \) and \( \varepsilon_{re} \) with finite strip thickness are as follows:

\[ Z_0 = \begin{cases} 
\frac{\eta}{2\pi \sqrt{\varepsilon_{re}}} \ln \left\{ \frac{8b}{W_e} + 0.25 \frac{W_e}{b} \right\} & \text{for } (W/h \leq 1) \\
\frac{\eta}{\sqrt{\varepsilon_{re}}} \left( \frac{W_e}{b} + 1.393 + 0.667 \ln \left( \frac{W_e}{b} + 1.444 \right) \right)^{-1} & \text{for } (W/h \geq 1) 
\end{cases} \]  
\[ (14.6a) \]
\[ (14.6b) \]

where

\[ \frac{W_e}{b} = \begin{cases} 
\frac{W}{b} + \frac{1.25}{\pi} \frac{t}{b} \left( 1 + \ln \frac{4\pi W}{t} \right) & \text{for } (W/h \leq \frac{1}{2} \pi) \\
\frac{W}{b} + \frac{1.25}{\pi} \frac{t}{b} \left( 1 + \ln \frac{2b}{t} \right) & \text{for } (W/h \geq \frac{1}{2} \pi) 
\end{cases} \]  
\[ (14.7a) \]
\[ (14.7b) \]

\[ \varepsilon_{re} = \frac{\varepsilon_r + 1}{2} + \frac{\varepsilon_r - 1}{2} F(W/h) - C \]  
\[ (14.7c) \]
Figure 14.2  Characteristic impedance and effective dielectric constant of microstrip lines calculated using Wheeler’s method.

in which

\[ C = \frac{\varepsilon_r - 1}{4.6} \frac{t/h}{\sqrt{W/h}} \]  \hspace{1cm} (14.8)

Note that the effect of thickness on \( Z_0 \) and \( \varepsilon_{re} \) is insignificant for small values of \( t/h \). However, the effect of strip thickness is significant on conductor loss in the microstrip line. This is described later in Section 14.2.2.

### 14.2 Design Considerations

In this section, important design parameters of microstrip lines are discussed, including dispersion, attenuation constant, enclosure effect, frequency range of operation, and power-handling capability.
14.2.1 Effect of Dispersion

The effect of frequency \( f \) on the characteristics of \( Z_0 \) and \( \varepsilon_{re} \) is known as dispersion. The accurate expressions of Hammerstad and Jensen [10] for \( Z_0(f) \), and Kobayashi [12] for \( \varepsilon_{re}(f) \) are given here:

\[
Z_0(f) = Z_0 \frac{\varepsilon_{re}(f) - 1}{\varepsilon_{re} - 1} \sqrt{\frac{\varepsilon_{re}}{\varepsilon_{re}(f)}} \tag{14.9}
\]

\[
\varepsilon_{re}(f) = \varepsilon_r - \frac{\varepsilon_r - \varepsilon_{re}}{1 + (f/f_{50})^m} \tag{14.10}
\]

where

\[
f_{50} = \frac{f_{k,TM_0}}{0.75 + \{0.75 - (0.332/\varepsilon_{r,1.73})\} \frac{W}{h}} \tag{14.11a}
\]

\[
f_{k,TM_0} = \frac{c \tan^{-1} \left( \frac{\varepsilon_r \sqrt{\varepsilon_{re} - 1}}{\varepsilon_r - \varepsilon_{re}} \right)}{2\pi b \sqrt{\varepsilon_r - \varepsilon_{re}}} \tag{14.11b}
\]

\[
m = m_0 m_c
\]

\[
m_0 = 1 + \frac{1}{1 + \sqrt{W/h}} + 0.32 \left( \frac{1}{1 + \sqrt{W/h}} \right)^3
\]

\[
m_c = \begin{cases} 
  1 + \frac{1.4}{1 + W/h} \left( 0.15 - 0.235 \exp \left( \frac{-0.45f}{f_{50}} \right) \right) & \text{for } W/h \leq 0.7 \\
  1 & \text{for } W/h > 0.7
\end{cases} \tag{14.12}
\]

with \( Z_0 \), \( \varepsilon_{re} \) as the quasistatic values obtained earlier and \( c \) the velocity of light. If \( h/\lambda \ll 1 \), the effect of dispersion is negligible.

14.2.2 Microstrip Losses

Attenuation in a microstrip structure is caused by two loss components: conductor loss and dielectric loss. Closed-form expressions for the conductor (\( \alpha_c \)) and dielectric (\( \alpha_d \)) attenuation constants expressed in decibels per unit length are as follows:
\[ \alpha_c = \begin{cases} 
1.38A \frac{R_s}{hZ_0} \frac{32 - (W_c/h)^2}{32 + (W_c/h)^2} & (W/h \leq 1) \\
6.1 \times 10^{-5} A \frac{R_s Z_0 \epsilon_{re}(f)}{h} \left[ \frac{W_c/h + 0.667 W_c/(W_c/b + 1.444)}{W_c/b + 1} \right] & (W/h \geq 1) 
\end{cases} \] 

(14.13)

and

\[ \alpha_d = \begin{cases} 
4.34 \eta \sigma \frac{\epsilon_{re}(f) - 1}{\sqrt{\epsilon_{re}(f)(\epsilon_r - 1)}} & \text{or} \\
27.3 \frac{\epsilon_r}{\epsilon_r - 1} \frac{\epsilon_{re}(f) - 1}{\sqrt{\epsilon_{re}(f)}} \tan \delta & \lambda_0 
\end{cases} \] 

(14.14)

where \( \lambda_0 \) is the free-space wavelength. Other variables are defined here:

\[ A = 1 + \frac{b}{W_c} \left\{ 1 + \frac{1.25}{\pi} \ln \frac{2B}{t} \right\} \]

\[ R_s = \sqrt{\pi f \mu_0 \rho_c}; \quad \rho_c = \text{resistivity of the strip conductor} \]

\[ \sigma = \omega \epsilon_0 \epsilon_r \tan \delta = \text{conductivity of the dielectric substrate} \]

and

\[ B = \begin{cases} 
b & \text{for } (W/h \geq \frac{1}{2\pi}) 
2\pi W & \text{for } (W/h \leq \frac{1}{w\pi}) 
\end{cases} \]

The dielectric loss is normally very small compared with the conductor loss for dielectric substrates such as alumina, AlN, and BeO. The dielectric loss in silicon substrates (used for MMICs), however, is usually of the same order or even larger than the conductor loss. This is because of the lower resistivity available in silicon wafers. However, higher resistivity can be obtained in GaAs semiconductors; therefore, the dielectric loss is lower for this material. Values of conductor and dielectric losses per unit length for 50-Ω microstrip lines on various substrates (insulator as well as semiconductor) are plotted in Figure 14.3 as a function of frequency.
At a given frequency the total loss can be obtained by adding the two values, that is,

\[ \alpha_T = \alpha_c + \alpha_d \]  

(14.15)

Tables 14.1–14.6 summarize microstrip characteristics for several line widths and substrate materials. The data were calculated at 10 GHz. The substrate thickness for \( \varepsilon_r = 2.2, 4.3, 6.7, \) and 9.9 was 15 mil, whereas for \( \varepsilon_r = 11.7 \) and 12.9 it was 4 mil. The values for metallization thickness \( t \) and \( \tan \delta \) were 5 \( \mu \)m and 0.0005, respectively.

### 14.2.3 Quality Factor \( Q \)

The quality factor, \( Q \), of a microstrip resonator can be related to the total loss in the line by

\[ Q_T = \frac{\beta}{2\alpha_T} = \frac{\pi\varepsilon_r}{\alpha_T\lambda_0} \]  

(14.16)
Table 14.1
Microstrip Data Summary for \( h = 381 \ \mu\text{m}, \ t = 5 \ \mu\text{m}, \ \tan \delta = 0.0005, \ f = 10 \ \text{GHz}, \) and \( \varepsilon_r = 2.2 \)

<table>
<thead>
<tr>
<th>( W ) (( \mu\text{m} ))</th>
<th>( W/h )</th>
<th>( Z_0 )</th>
<th>( \varepsilon_{re} )</th>
<th>( \alpha ) (dB/cm)</th>
<th>( \text{Line Capacitance (pF/100 \ \mu\text{m})} )</th>
<th>( \text{Line Inductance (nH/100 \ \mu\text{m})} )</th>
</tr>
</thead>
<tbody>
<tr>
<td>50</td>
<td>0.13</td>
<td>183.9</td>
<td>1.66</td>
<td>0.122</td>
<td>0.002</td>
<td>0.079</td>
</tr>
<tr>
<td>75</td>
<td>0.20</td>
<td>166.7</td>
<td>1.68</td>
<td>0.099</td>
<td>0.003</td>
<td>0.072</td>
</tr>
<tr>
<td>100</td>
<td>0.26</td>
<td>154.2</td>
<td>1.69</td>
<td>0.086</td>
<td>0.003</td>
<td>0.067</td>
</tr>
<tr>
<td>125</td>
<td>0.33</td>
<td>144.3</td>
<td>1.70</td>
<td>0.077</td>
<td>0.003</td>
<td>0.063</td>
</tr>
<tr>
<td>150</td>
<td>0.39</td>
<td>136.2</td>
<td>1.71</td>
<td>0.070</td>
<td>0.003</td>
<td>0.059</td>
</tr>
<tr>
<td>200</td>
<td>0.52</td>
<td>123.3</td>
<td>1.73</td>
<td>0.062</td>
<td>0.004</td>
<td>0.054</td>
</tr>
<tr>
<td>250</td>
<td>0.66</td>
<td>113.4</td>
<td>1.74</td>
<td>0.056</td>
<td>0.004</td>
<td>0.050</td>
</tr>
<tr>
<td>300</td>
<td>0.79</td>
<td>105.3</td>
<td>1.75</td>
<td>0.052</td>
<td>0.004</td>
<td>0.046</td>
</tr>
<tr>
<td>400</td>
<td>1.05</td>
<td>92.6</td>
<td>1.78</td>
<td>0.047</td>
<td>0.005</td>
<td>0.041</td>
</tr>
<tr>
<td>500</td>
<td>1.31</td>
<td>83.0</td>
<td>1.80</td>
<td>0.045</td>
<td>0.005</td>
<td>0.037</td>
</tr>
<tr>
<td>750</td>
<td>1.97</td>
<td>66.6</td>
<td>1.84</td>
<td>0.041</td>
<td>0.007</td>
<td>0.030</td>
</tr>
<tr>
<td>1,000</td>
<td>2.62</td>
<td>55.9</td>
<td>1.87</td>
<td>0.039</td>
<td>0.008</td>
<td>0.025</td>
</tr>
<tr>
<td>1,500</td>
<td>3.94</td>
<td>42.6</td>
<td>1.92</td>
<td>0.037</td>
<td>0.011</td>
<td>0.020</td>
</tr>
<tr>
<td>2,000</td>
<td>5.25</td>
<td>34.5</td>
<td>1.96</td>
<td>0.036</td>
<td>0.014</td>
<td>0.016</td>
</tr>
<tr>
<td>3,000</td>
<td>7.87</td>
<td>25.2</td>
<td>2.00</td>
<td>0.035</td>
<td>0.019</td>
<td>0.012</td>
</tr>
<tr>
<td>4,000</td>
<td>10.50</td>
<td>19.8</td>
<td>2.04</td>
<td>0.035</td>
<td>0.024</td>
<td>0.009</td>
</tr>
</tbody>
</table>

where \( Q_T \) is the total \( Q \) of the resonator (quarter wavelength), \( \alpha_T \) is the total loss in the resonator, and \( \lambda_0 \) is the free-space wavelength. When losses in a resonant line that is open circuited and a quarter-wavelength long are considered, another loss factor, \( \alpha_r \), due to radiation at the open end discontinuities must also be taken into account. The corresponding radiation \( Q \)-factor is given by:

\[
Q_r = \frac{Z_0}{480 \pi (h/\lambda_0)^2 R}
\]  

(14.17)

where

\[
R = \frac{\varepsilon_{re}(f)}{\varepsilon_{re}(f)} - \left[ \frac{\varepsilon_{re}(f) - 1}{2[\varepsilon_{re}(f)]^{3/2}} \right] \ln \left\{ \frac{\sqrt{\varepsilon_{re}(f) + 1}}{\sqrt{\varepsilon_{re}(f) - 1}} \right\}
\]

(14.18)

The total \( Q \) of the resonator can be expressed by

\[
\frac{1}{Q_T} = \frac{1}{Q_c} + \frac{1}{Q_d} + \frac{1}{Q_r}
\]

(14.19)
Here, $Q_c$, $Q_d$, and $Q_r$ are the quality factors corresponding to conductor, dielectric, and radiation losses, respectively. Finally, the circuit quality factor, $Q_0$, is defined as

$$\frac{1}{Q_0} = \frac{1}{Q_c} + \frac{1}{Q_d} = \frac{\lambda_0 (\alpha_c + \alpha_d)}{\pi \sqrt{\varepsilon_{re} (f)}}$$  \hspace{1cm} (14.20)$$

The variation of $Q_0$, $Q_r$, and $Q_T$ for a quarter-wave resonator on GaAs, alumina, and quartz substrates is shown in Figure 14.4. A quarter-wave 50-Ω resonator on a 25-mil-thick alumina substrate has a $Q_0$ of about 240 at 2.0 GHz and 550 at 10.0 GHz, whereas $Q_T$ is 230 at 2.0 GHz and nearly 160 at 10.0 GHz. This is due to the fact that the radiation losses are higher than the conductor and dielectric losses at higher frequencies. On the other hand, a quarter-wave 50-Ω resonator on a 10-mil-thick GaAs substrate has a $Q_0$ of about 82 at 2.0 GHz and 160 at 10.0 GHz, whereas $Q_T$ is 82 at 2.0 GHz and nearly 145 at 10.0 GHz. This is explained by smaller radiation losses for thin substrates.

The variation of $Q_T$, with substrate thickness, for quarter-wave resonators on RT/duroid, quartz, and alumina is shown in Figure 14.5 for $f = 30$, 50, and 100 GHz.
Table 14.3
Microstrip Data Summary for \( h = 381 \, \mu m, \, t = 5 \, \mu m, \, \tan \delta = 0.0005, \, f = 10 \, \text{GHz}, \) and \( \varepsilon_r = 6.7 \)

<table>
<thead>
<tr>
<th>( W ) (( \mu m ))</th>
<th>( W/h )</th>
<th>( Z_0 )</th>
<th>( \varepsilon_{re} )</th>
<th>( \alpha ) (dB/cm)</th>
<th>Line Capacitance (pF/100 ( \mu m ))</th>
<th>Line Inductance (nH/100 ( \mu m ))</th>
</tr>
</thead>
<tbody>
<tr>
<td>10</td>
<td>0.03</td>
<td>159.4</td>
<td>3.87</td>
<td>0.377</td>
<td>0.004</td>
<td>0.105</td>
</tr>
<tr>
<td>25</td>
<td>0.07</td>
<td>136.8</td>
<td>4.02</td>
<td>0.258</td>
<td>0.005</td>
<td>0.091</td>
</tr>
<tr>
<td>50</td>
<td>0.13</td>
<td>118.0</td>
<td>4.14</td>
<td>0.192</td>
<td>0.006</td>
<td>0.080</td>
</tr>
<tr>
<td>75</td>
<td>0.20</td>
<td>106.5</td>
<td>4.21</td>
<td>0.157</td>
<td>0.006</td>
<td>0.073</td>
</tr>
<tr>
<td>100</td>
<td>0.26</td>
<td>98.2</td>
<td>4.27</td>
<td>0.136</td>
<td>0.007</td>
<td>0.068</td>
</tr>
<tr>
<td>125</td>
<td>0.33</td>
<td>91.7</td>
<td>4.33</td>
<td>0.122</td>
<td>0.008</td>
<td>0.064</td>
</tr>
<tr>
<td>150</td>
<td>0.39</td>
<td>86.4</td>
<td>4.37</td>
<td>0.112</td>
<td>0.008</td>
<td>0.060</td>
</tr>
<tr>
<td>200</td>
<td>0.52</td>
<td>78.0</td>
<td>4.45</td>
<td>0.099</td>
<td>0.009</td>
<td>0.055</td>
</tr>
<tr>
<td>250</td>
<td>0.66</td>
<td>71.5</td>
<td>4.52</td>
<td>0.091</td>
<td>0.010</td>
<td>0.051</td>
</tr>
<tr>
<td>300</td>
<td>0.79</td>
<td>66.2</td>
<td>4.58</td>
<td>0.085</td>
<td>0.011</td>
<td>0.047</td>
</tr>
<tr>
<td>400</td>
<td>1.05</td>
<td>58.0</td>
<td>4.70</td>
<td>0.079</td>
<td>0.012</td>
<td>0.042</td>
</tr>
<tr>
<td>500</td>
<td>1.31</td>
<td>51.8</td>
<td>4.81</td>
<td>0.076</td>
<td>0.014</td>
<td>0.038</td>
</tr>
<tr>
<td>750</td>
<td>1.97</td>
<td>41.3</td>
<td>5.02</td>
<td>0.071</td>
<td>0.018</td>
<td>0.031</td>
</tr>
<tr>
<td>1,000</td>
<td>2.62</td>
<td>34.4</td>
<td>5.19</td>
<td>0.068</td>
<td>0.022</td>
<td>0.026</td>
</tr>
<tr>
<td>1,500</td>
<td>3.94</td>
<td>26.0</td>
<td>5.45</td>
<td>0.065</td>
<td>0.030</td>
<td>0.020</td>
</tr>
<tr>
<td>2,000</td>
<td>5.25</td>
<td>21.0</td>
<td>5.63</td>
<td>0.064</td>
<td>0.038</td>
<td>0.017</td>
</tr>
</tbody>
</table>

For a given frequency, there is an optimum substrate thickness at which the \( Q \) is maximum. This optimum value of \( h \) decreases with increasing frequency and decreasing dielectric constant value, mainly because of radiation.

### 14.2.4 Enclosure Effect

Most microstrip circuit applications require a metallic enclosure for hermetic sealing, mechanical strength, electromagnetic shielding, mounting connectors, and ease of handling. Figure 14.6 shows the enclosed microstrip configuration. Both the top cover and sidewalls tend to lower impedance and effective dielectric constant. This is because the fringing electric field lines are prematurely terminated on the enclosure walls. This increases the electric flux in the air. Closed-form equations for a microstrip with top cover (without side walls) are obtained as follows [6, 11]:

\[
Z_0^a = Z_0^{a\infty} - \Delta Z_0^a
\]  

(14.21)

where \( Z_0^{a\infty} \) is the characteristic impedance with infinite shield height and superscript \( a \) designates air as dielectric. The decrease in impedance \( \Delta Z_0^a \) is given by
Table 14.4
Microstrip Data Summary for $h = 381 \mu m$, $t = 5 \mu m$, tan $\delta = 0.0005$, $f = 10$ GHz, and $\varepsilon_r = 9.9$

<table>
<thead>
<tr>
<th>$W$ ($\mu m$)</th>
<th>$W/h$</th>
<th>$Z_0$</th>
<th>$\varepsilon_{er}$</th>
<th>$\alpha$ (dB/cm)</th>
<th>Line Capacitance (pF/100 $\mu m$)</th>
<th>Line Inductance (nH/100 $\mu m$)</th>
</tr>
</thead>
<tbody>
<tr>
<td>10</td>
<td>0.03</td>
<td>134.6</td>
<td>5.50</td>
<td>0.447</td>
<td>0.006</td>
<td>0.105</td>
</tr>
<tr>
<td>25</td>
<td>0.07</td>
<td>115.3</td>
<td>5.73</td>
<td>0.307</td>
<td>0.007</td>
<td>0.092</td>
</tr>
<tr>
<td>50</td>
<td>0.13</td>
<td>99.3</td>
<td>5.92</td>
<td>0.229</td>
<td>0.008</td>
<td>0.080</td>
</tr>
<tr>
<td>75</td>
<td>0.20</td>
<td>89.5</td>
<td>6.04</td>
<td>0.187</td>
<td>0.009</td>
<td>0.073</td>
</tr>
<tr>
<td>100</td>
<td>0.26</td>
<td>82.5</td>
<td>6.14</td>
<td>0.162</td>
<td>0.010</td>
<td>0.068</td>
</tr>
<tr>
<td>125</td>
<td>0.33</td>
<td>77.1</td>
<td>6.22</td>
<td>0.146</td>
<td>0.011</td>
<td>0.064</td>
</tr>
<tr>
<td>150</td>
<td>0.39</td>
<td>72.6</td>
<td>6.29</td>
<td>0.134</td>
<td>0.012</td>
<td>0.061</td>
</tr>
<tr>
<td>200</td>
<td>0.52</td>
<td>65.5</td>
<td>6.42</td>
<td>0.118</td>
<td>0.013</td>
<td>0.055</td>
</tr>
<tr>
<td>250</td>
<td>0.66</td>
<td>60.0</td>
<td>6.53</td>
<td>0.108</td>
<td>0.014</td>
<td>0.051</td>
</tr>
<tr>
<td>300</td>
<td>0.79</td>
<td>55.6</td>
<td>6.63</td>
<td>0.101</td>
<td>0.015</td>
<td>0.048</td>
</tr>
<tr>
<td>400</td>
<td>1.05</td>
<td>48.7</td>
<td>6.83</td>
<td>0.096</td>
<td>0.018</td>
<td>0.042</td>
</tr>
<tr>
<td>500</td>
<td>1.31</td>
<td>43.5</td>
<td>7.00</td>
<td>0.093</td>
<td>0.020</td>
<td>0.038</td>
</tr>
<tr>
<td>750</td>
<td>1.97</td>
<td>34.6</td>
<td>7.35</td>
<td>0.087</td>
<td>0.026</td>
<td>0.031</td>
</tr>
<tr>
<td>1,000</td>
<td>2.62</td>
<td>28.8</td>
<td>7.62</td>
<td>0.084</td>
<td>0.032</td>
<td>0.027</td>
</tr>
<tr>
<td>1,500</td>
<td>3.94</td>
<td>21.7</td>
<td>8.03</td>
<td>0.080</td>
<td>0.043</td>
<td>0.021</td>
</tr>
<tr>
<td>2,000</td>
<td>5.25</td>
<td>17.5</td>
<td>8.32</td>
<td>0.079</td>
<td>0.055</td>
<td>0.017</td>
</tr>
</tbody>
</table>

\[ \Delta Z_0^a = \begin{cases} P & \text{for } W/h \leq 1 \\ P \cdot Q & \text{for } W/h \geq 1 \end{cases} \]  

(14.22)

where

\[ P = 270 \left\{1 - \tanh \left(0.28 + 1.2\sqrt{\frac{h'}{h}}\right)\right\} \]  

(14.23a)

\[ Q = 1 - \tanh^{-1}\left(\frac{0.48\sqrt{\frac{W}{h}} - 1}{\left(1 + \frac{h'}{h}\right)^2}\right) \]  

(14.23b)

and $h'$ is the height of the top cover above the strip conductor. In this expression, the distance between the ground plane and the top cover is $h + h'$. The effective dielectric constant is calculated from the concept of the filling factor $q$ as follows:
Table 14.5
Microstrip Data Summary for $h = 100 \ \mu\text{m}$, $t = 5 \ \mu\text{m}$, $\tan \delta = 0.0005$, $f = 10 \ \text{GHz}$, and $\varepsilon_r = 11.7$

<table>
<thead>
<tr>
<th>$W$ ($\mu\text{m}$)</th>
<th>$W/h$</th>
<th>$Z_0$</th>
<th>$\epsilon_{re}$</th>
<th>$\alpha$ (dB/cm)</th>
<th>Line Capacitance (pF/100 $\mu\text{m}$)</th>
<th>Line Inductance (nH/100 $\mu\text{m}$)</th>
</tr>
</thead>
<tbody>
<tr>
<td>10</td>
<td>0.10</td>
<td>91.8</td>
<td>6.30</td>
<td>0.685</td>
<td>0.009</td>
<td>0.077</td>
</tr>
<tr>
<td>20</td>
<td>0.20</td>
<td>78.6</td>
<td>6.60</td>
<td>0.517</td>
<td>0.011</td>
<td>0.067</td>
</tr>
<tr>
<td>30</td>
<td>0.30</td>
<td>70.3</td>
<td>6.80</td>
<td>0.447</td>
<td>0.012</td>
<td>0.061</td>
</tr>
<tr>
<td>40</td>
<td>0.40</td>
<td>64.2</td>
<td>6.95</td>
<td>0.403</td>
<td>0.014</td>
<td>0.056</td>
</tr>
<tr>
<td>50</td>
<td>0.50</td>
<td>59.4</td>
<td>7.08</td>
<td>0.373</td>
<td>0.015</td>
<td>0.053</td>
</tr>
<tr>
<td>75</td>
<td>0.75</td>
<td>50.7</td>
<td>7.35</td>
<td>0.327</td>
<td>0.018</td>
<td>0.046</td>
</tr>
<tr>
<td>100</td>
<td>1.00</td>
<td>44.5</td>
<td>7.57</td>
<td>0.301</td>
<td>0.021</td>
<td>0.041</td>
</tr>
<tr>
<td>125</td>
<td>1.25</td>
<td>39.9</td>
<td>7.76</td>
<td>0.287</td>
<td>0.023</td>
<td>0.037</td>
</tr>
<tr>
<td>150</td>
<td>1.50</td>
<td>36.2</td>
<td>7.93</td>
<td>0.280</td>
<td>0.026</td>
<td>0.034</td>
</tr>
<tr>
<td>200</td>
<td>2.00</td>
<td>30.6</td>
<td>8.22</td>
<td>0.269</td>
<td>0.031</td>
<td>0.029</td>
</tr>
<tr>
<td>250</td>
<td>2.50</td>
<td>26.6</td>
<td>8.46</td>
<td>0.263</td>
<td>0.036</td>
<td>0.026</td>
</tr>
<tr>
<td>300</td>
<td>3.00</td>
<td>23.5</td>
<td>8.66</td>
<td>0.258</td>
<td>0.042</td>
<td>0.023</td>
</tr>
<tr>
<td>400</td>
<td>4.00</td>
<td>19.2</td>
<td>8.99</td>
<td>0.253</td>
<td>0.052</td>
<td>0.019</td>
</tr>
<tr>
<td>500</td>
<td>5.00</td>
<td>16.2</td>
<td>9.25</td>
<td>0.250</td>
<td>0.062</td>
<td>0.016</td>
</tr>
</tbody>
</table>

Table 14.6
Microstrip Data Summary for $h = 100 \ \mu\text{m}$, $t = 5 \ \mu\text{m}$, $\tan \delta = 0.0005$, $f = 10 \ \text{GHz}$, and $\varepsilon_r = 12.9$

<table>
<thead>
<tr>
<th>$W$ ($\mu\text{m}$)</th>
<th>$W/h$</th>
<th>$Z_0$</th>
<th>$\epsilon_{re}$</th>
<th>$\alpha$ (dB/cm)</th>
<th>Line Capacitance (pF/100 $\mu\text{m}$)</th>
<th>Line Inductance (nH/100 $\mu\text{m}$)</th>
</tr>
</thead>
<tbody>
<tr>
<td>10</td>
<td>0.10</td>
<td>87.8</td>
<td>6.89</td>
<td>0.716</td>
<td>0.010</td>
<td>0.077</td>
</tr>
<tr>
<td>20</td>
<td>0.20</td>
<td>75.1</td>
<td>7.23</td>
<td>0.541</td>
<td>0.012</td>
<td>0.067</td>
</tr>
<tr>
<td>30</td>
<td>0.30</td>
<td>67.2</td>
<td>7.45</td>
<td>0.468</td>
<td>0.014</td>
<td>0.061</td>
</tr>
<tr>
<td>40</td>
<td>0.40</td>
<td>61.4</td>
<td>7.62</td>
<td>0.422</td>
<td>0.015</td>
<td>0.056</td>
</tr>
<tr>
<td>50</td>
<td>0.50</td>
<td>56.8</td>
<td>7.76</td>
<td>0.390</td>
<td>0.016</td>
<td>0.053</td>
</tr>
<tr>
<td>75</td>
<td>0.75</td>
<td>48.4</td>
<td>8.06</td>
<td>0.342</td>
<td>0.020</td>
<td>0.046</td>
</tr>
<tr>
<td>100</td>
<td>1.00</td>
<td>42.5</td>
<td>8.31</td>
<td>0.315</td>
<td>0.023</td>
<td>0.041</td>
</tr>
<tr>
<td>125</td>
<td>1.25</td>
<td>38.1</td>
<td>8.52</td>
<td>0.301</td>
<td>0.026</td>
<td>0.037</td>
</tr>
<tr>
<td>150</td>
<td>1.50</td>
<td>34.5</td>
<td>8.71</td>
<td>0.293</td>
<td>0.028</td>
<td>0.034</td>
</tr>
<tr>
<td>200</td>
<td>2.00</td>
<td>29.2</td>
<td>9.03</td>
<td>0.282</td>
<td>0.034</td>
<td>0.029</td>
</tr>
<tr>
<td>250</td>
<td>2.50</td>
<td>25.4</td>
<td>9.30</td>
<td>0.276</td>
<td>0.040</td>
<td>0.026</td>
</tr>
<tr>
<td>300</td>
<td>3.00</td>
<td>22.5</td>
<td>9.52</td>
<td>0.271</td>
<td>0.046</td>
<td>0.023</td>
</tr>
<tr>
<td>400</td>
<td>4.00</td>
<td>18.3</td>
<td>9.89</td>
<td>0.265</td>
<td>0.057</td>
<td>0.019</td>
</tr>
<tr>
<td>500</td>
<td>5.00</td>
<td>15.5</td>
<td>10.18</td>
<td>0.262</td>
<td>0.069</td>
<td>0.016</td>
</tr>
</tbody>
</table>
Figure 14.4  Variation of $Q$-factors with frequency for quarter-wave microstrip resonators on quartz, alumina, and GaAs substrates.

\[
\epsilon_{re} = \frac{\epsilon_r + 1}{2} + q \frac{\epsilon_r - 1}{2} \quad (14.24a)
\]

\[
q = (q_\infty - q_T) q_c \quad (14.24b)
\]

where

\[
q_\infty - q_T = F(W/h) \quad (14.25a)
\]

\[
q_T = \frac{2}{\pi} \ln \frac{2}{\frac{W}{h}} \quad (14.25b)
\]
Figure 14.5 Total $Q$ for a quarter-wave resonator on RT/Duroid ($\varepsilon_r = 2.32$), quartz ($\varepsilon_r = 3.8$), and alumina ($\varepsilon_r = 10.0$) versus substrate thickness.

\[
q_c = \tanh \left( 1.043 + 0.121 \frac{h'}{b} - 1.164 \frac{b}{h} \right)
\]  

(14.25c)

Here $F(W/h)$ is given by (14.3). Using the preceding equations, the characteristic impedance of the shielded microstrip can be calculated from $Z_0 = Z_0^a / \sqrt{\varepsilon_{re}}$.

For the range of parameters, $1 \leq \varepsilon_r \leq 30$, $0.05 \leq W/h \leq 20$, $t/h \leq 0.1$, and $1 < h'/h < \infty$, the maximum error in $Z_0$ and $\varepsilon_{re}$ is found to be less than $\pm 1\%$. When $h'/h \geq 5$, the effect of the top cover on the microstrip characteristics becomes negligible.

The effect of sidewalls on the characteristics of microstrip must also be included. It is found that the sidewall effect is negligible when $S/h \geq 5$, where
Microstrip Overview

Figure 14.6 Enclosed microstrip configuration.

\[ S \] is the separation between the microstrip conductor edge and the sidewall of the enclosure.

### 14.2.5 Frequency Range of Operation

The maximum frequency of operation of a microstrip is limited due to several factors such as excitation of spurious modes, higher losses, pronounced discontinuity effects, low \( Q \) due to radiation from discontinuities, effect of dispersion on pulse distortion, tight fabrication tolerances, handling fragility, and, of course, technological processes. The frequency at which significant coupling occurs between the quasi-TEM mode and the lowest order surface wave spurious mode is given here [1, 3]:

\[
 f_T = \frac{150}{\pi h} \sqrt{\frac{2}{\epsilon_r - 1}} \tan^{-1} (\epsilon_r) \tag{14.26}
\]

where \( f_T \) is in gigahertz and \( h \) is in millimeters. Thus the maximum thickness of the quartz substrate (\( \epsilon_r \approx 3.8 \)) for microstrip circuits designed at 100 GHz is less than 0.3 mm.

The excitation of higher order modes in a microstrip can be avoided by operating below the cutoff frequency of the first higher order mode, which is given approximately by

\[
 f_c \approx \frac{300}{\sqrt{\epsilon_r (2W + 0.8h)}} \tag{14.27}
\]

where \( f_c \) is in gigahertz, and \( W \) and \( h \) are in millimeters. This limitation is mostly applied to low impedance lines that have wide microstrip conductors.
14.2.6 Power-Handling Capability

The power-handling capacity of a microstrip, like that of any other dielectric filled transmission line, is limited by heating as a result of ohmic and dielectric losses and by dielectric breakdown. An increase in temperature due to conductor and dielectric losses limits the average power of the microstrip line, whereas the breakdown between the strip conductor and ground plane limits the peak power.

14.2.6.1 Average Power

Microstrip lines are well suited for medium power (about 100 to 200W) applications and have been extensively used in power MMIC amplifiers. Average power-handling capability (APHC) of microstrip lines has been discussed in [1, 13–15]. Recent advancements in multilayer microstrip line technologies have made it possible to realize compact MMICs [16], compact modules [17], low-loss microstrip lines [18], and high-Q inductors [19]. In multilayered components, along with substrate materials, low dielectric constant materials such as polyimide or BCB are used as a multilayer dielectric. The thermal resistance of polyimide or BCB is about 200 times the thermal resistance of GaAs or alumina. To ensure reliable operation of multilayered components such as inductors, capacitors, crossovers, and inductor transformers for high-power applications, thermal models are needed for these structures. Bahl [20] discussed the average power-handling capability of multilayer microstrip lines used in MICs and MMICs.

The APHC of a multilayer microstrip is determined by the temperature rise of the strip conductor and the supporting dielectric layers and the substrate. The parameters that play major roles in the calculation of average power capability are (1) transmission-line losses, (2) the thermal conductivity of dielectric layers and the substrate material, (3) the surface area of the strip conductor; (4) the maximum allowed operating temperature of the microstrip structure, and (5) ambient temperature; that is, the temperature of the medium surrounding the microstrip. Therefore, dielectric layers and substrates with low-loss tangents and large thermal conductivities will increase the average power-handling capability of microstrip lines.

Typically a procedure for APHC calculation consists of the calculation of conductor and dielectric losses, heat flow due to power dissipation, and the temperature rise. The temperature rise of the strip conductor can be calculated from the heat flow field in the microstrip cross section. An analogy between the heat flow field and the electric field is provided in Table 14.7. The heat generated by the conductor loss and the dielectric loss is discussed separately in the following sections. It has been assumed that there are no nonuniformities in the line and that the line is perfectly matched at two ends.

14.2.6.2 Density of Heat Flow Due to Conductor Loss

A loss of electromagnetic power in the strip conductor generates heat in the strip. Because of the good heat conductivity of the strip metal, heat generation
Table 14.7
Analogy Between Heat Flow and Electric Field

<table>
<thead>
<tr>
<th>Heat Flow Field</th>
<th>Electric Field</th>
</tr>
</thead>
<tbody>
<tr>
<td>1. Temperature, $T$ (°C)</td>
<td>Potential, $V$ (V)</td>
</tr>
<tr>
<td>2. Temperature gradient, $T_g$ (°C/m)</td>
<td>Electric field, $E$ (V/m)</td>
</tr>
<tr>
<td>3. Heat flow rate, $Q$ (W)</td>
<td>Flux, $\phi$ (coulomb)</td>
</tr>
<tr>
<td>4. Density of heat flow, $q$ (W/m$^2$)</td>
<td>Flux density, $D$ (coulomb/m$^2$)</td>
</tr>
<tr>
<td>5. Thermal conductivity, $K$ (W/m·°C)</td>
<td>Permittivity, $\varepsilon$ (coulomb/m/V)</td>
</tr>
<tr>
<td>6. Density of heat generated, $\rho_h$ (W/m$^3$)</td>
<td>Charge density, $\rho$ (coulomb/m$^3$)</td>
</tr>
<tr>
<td>7. $q = -K \nabla T$</td>
<td>$D = -\varepsilon \nabla V$</td>
</tr>
<tr>
<td>8. $\nabla \cdot q = \rho_h$</td>
<td>$\nabla \cdot D = \rho$</td>
</tr>
</tbody>
</table>

is uniform along the width of the conductor. Because the ground plane of the microstrip configuration is held at ambient temperature (i.e., acts as a heat sink), this heat flows from the strip conductor to the ground plane through the polyimide layer/layers and the GaAs/alumina substrate. The heat flow can be calculated by considering the analogous electric field distribution. The heat flow field in the microstrip structure corresponds to the electrostatic field (without any dispersion) of the microstrip. The electric field lines (and the thermal field lines in the case of heat flow) spread as they approach the ground plane.

As a first-order approximation, the heat flow from the microstrip conductor can be considered to follow the rule of $45^\circ$ thermal spread angle [21] as shown in Figure 14.7 for a two-layered microstrip configuration. This means that the heat generated in the microstrip conductor (assuming there are no other heat sources and heat flow is mainly by conduction) flows down through the dielectric materials through areas larger than the strip conductor as it approaches the ground plane, where the ground plane acts as a heat sink. However, to account accurately for the increase in area normal to heat flow lines, the parallel plate

![Figure 14.7](image-url)  

Figure 14.7 Schematic of microstrip line heat flow based on $45^\circ$ thermal spread angle rule.
waveguide model of a microstrip has been used [1, 13]. In the parallel plate waveguide model of Figure 14.8(c), the capacitance per unit length is the same as for the multilayer microstrip, Figure 14.8(a), therefore we should have same electric flux $\Phi$ per unit length of the line. Thus, for a given heat generated, the heat flow rate will be the same in the two-layer structure of Figure 14.8(a) and

![Diagram](image)

**Figure 14.8** (a) Electrical and (b) thermal representation of the two-layer microstrip, and (c) the equivalent parallel-plate model.
in the equivalent parallel plate model of Figure 14.8(c). The equivalent width of the strip \( W_e \) in the parallel plate thermal model is calculated from the electrical analog and is given by

\[
Z_0 = Z_0^a / \sqrt{\varepsilon_{re}} = \frac{120 \pi (d + h)}{W_e} \quad (14.28a)
\]

or

\[
W_e = \frac{120 \pi (b + d)}{Z_0^a} \quad (14.28b)
\]

where \((b + d)\) is the thickness of the dielectric between the plates, \( \varepsilon_{re} \) is the effective dielectric constant of the multilayer medium, and \( Z_0^a \) is the microstrip impedance with air as the dielectric.

By considering a 1-m-long line and 1-W incident power at the input of the line, the power available at the end of the line is given by

\[
P = e^{-2\alpha_c} \quad (14.29)
\]

The power absorbed \( \Delta P_c \) in the line, due to conductor loss in the strip when 1W of power is incident, is given by

\[
\Delta P_c = 1 - e^{-2\alpha_c} \quad (W/m) \quad (14.30)
\]

where \( \alpha_c \) (in decibels per meter), the attenuation coefficient due to loss in the strip conductor, is assumed small. The average density of heat flow \( q_c \) due to the conductor loss can be written

\[
q_c = \frac{0.2303 \alpha_c}{W_e} \quad (W/m^2) \quad (14.31)
\]

14.2.6.3 Density of Heat Flow Due to Dielectric Loss

In addition to the conductor loss, heat is generated by dielectric loss in the dielectric layers and the supporting substrate. The density of the heat generated is proportional to the square of the electric field. However, we can consider a parallel plate model wherein the electric field is uniform and the density of the
heat generated can also be considered uniform. This assumption ignores the increased dielectric loss in regions of high electric field near the strip edges. However, because in most applications the dielectric loss is a small fraction of the total loss (except for semiconductor substrates like Si or at millimeter-wave frequencies), the above assumption should hold. The effective width for this parallel plate waveguide model depends on the spread of electric field lines and is a function of frequency. Here, as a first-order approximation, no dispersion is included, and the effective width given in (14.28) can also be used here.

The heat flow in the $y$-direction caused by a sheet of heat sources due to dielectric loss can be evaluated by considering the configuration in Figure 14.9. Here the parallel plate waveguide model is used to calculate the volume for total heat generated; however, in such calculations, the top conductor is replaced by an air–dielectric interface. The heat conducted away by air is negligible, and the air–dielectric boundary can be considered as an insulating wall (corresponding to a magnetic wall in the electric analog). Therefore, the configuration is modified by removing the insulating wall and incorporating an image source of heat and an image of the ground plane as shown in Figure 14.9. The space between the two ground planes is filled by a dielectric media. Now the heat flow at a point $A$ is obtained by applying the divergence theorem (for heat flow field) to the volume shown by the dotted lines, that is,

$$\int \int \int (\nabla \cdot q_d) \, dv = \oint_s q_d \cdot ds = \int \int \int \rho_h \, dv$$  \hspace{1cm} (14.32)$$

where $s$ is the enclosed area, and $q_d$ and $\rho_h$ are the density of heat flow due to dielectric loss and heat generated by the dielectric loss, respectively. The total $q_d$ at $y = y_1$ is contributed by the heat sources lying between $y = y_1$ and

![Figure 14.9](image_url)  \hspace{1cm} \text{Figure 14.9 Line geometry for calculating the density of heat flow due to dielectric loss in a multilayer microstrip.}
Microstrip Overview

449

$y = h' = h + d$ (and their images). Note that sources located at $y < y_1$ (and their images) do not contribute to the heat flow at $y = y_1$. Thus,

$$q_d(y) = -(h' - y) \rho_b$$  \hspace{1cm} (14.33)

The negative sign implies that the heat flow is in the $-y$-direction (for $y < h'$). If $\Delta P_d$ and $\alpha_d$ (in decibels per meter) are power absorbed and the attenuation coefficient due to dielectric loss, respectively, the density of heat generated, $\rho_b$, can be written

$$\rho_b = \frac{\Delta P_d}{\omega \varepsilon_b} = \frac{0.2303 \alpha_d}{\omega \varepsilon_b}$$  \hspace{1cm} (14.34)

This assumes that the heat is being generated uniformly in the parallel plate waveguide model.

From (14.33) and (14.34)

$$q_d(y) = -\frac{0.2303 \alpha_d}{\omega \varepsilon} (1 - y/h')$$  \hspace{1cm} (14.35)

14.2.6.4 Temperature Rise

The total density of the heat flow due to conductor and dielectric losses can be expressed in terms of a temperature gradient as

$$q = q_c + q_d(y) = -K \frac{\partial T}{\partial y}$$  \hspace{1cm} (14.36)

where $K$ is the thermal conductivity of the dielectric media. Therefore, the temperature at $y = h'$ (i.e., at the strip conductor) is given by

$$T = 0.2303 \int_0^{h'} \left\{ \frac{\alpha_c}{\omega \varepsilon K} + \frac{\alpha_d}{\omega \varepsilon K} (1 - y/h') \right\} dy + T_{\text{amb}}$$

$$= 0.2303 \left[ \begin{align*}
&\int_0^h \frac{\alpha_c}{\omega \varepsilon K_g} dy + \int_h^{b+d} \frac{\alpha_c}{\omega \varepsilon K_p} dy + \int_0^b \frac{\alpha_d}{\omega \varepsilon K_g} \left(1 - \frac{y}{b + d}\right) dy \\
&+ \int_b^{b+d} \frac{\alpha_d}{\omega \varepsilon K_p} \left(1 - \frac{y}{b + d}\right) dy \right] + T_{\text{amb}}
\right\}$$  \hspace{1cm} (14.37)
where $T_{\text{amb}}$ is the ambient temperature. The corresponding rise in temperature is

$$\Delta T = T - T_{\text{amb}}$$

$$= 0.2303 \left[ \alpha_c \left( \frac{b}{W_e K_g} + \frac{d}{W_e K_p} \right) + \alpha_d \left( \frac{2W_e K_g (b + d)}{2W_e K_g (b + d)} + \frac{d^2}{W_e K_p (b + d)} \right) \right]$$

where $K_g$ and $K_p$ are the thermal conductivities of the GaAs substrate and polyimide layer, respectively. This relation is used for calculating the average power-handling capability of the microstrip line. Following the procedure discussed earlier for the two-layered microstrip line, this analysis can be extended to multilayered microstrip lines.

### 14.2.6.5 Average Power-Handling Capability

The maximum average power, $P_{\text{avg}}$, for a given line can be calculated from

$$P_{\text{avg}} = \frac{(T_{\text{max}} - T_{\text{amb}})}{\Delta T}$$

where $\Delta T$ denotes rise in temperature per watt and $T_{\text{max}}$ is the maximum operating temperature. The maximum operating temperature of microstrip circuits is limited due to (1) change of substrate properties with temperature, (2) change of physical dimensions with temperature, and (3) connectors. One can assume the maximum operating temperature of a microstrip circuit to be the one at which its electrical and physical characteristics remain unchanged.

The conductor loss consists of two parts: the strip conductor loss and the ground plane conductor loss. Conductor loss in the ground plane does not contribute to APHC limitation. However, because the ground plane loss is very small compared to the strip loss [1], formulas for the total loss could be used to calculate APHC. The properties of various substrate and conductor materials [22] are given in Tables 14.8 and Table 14.9, respectively.

For $T_{\text{max}} = 150^\circ\text{C}$, $T_{\text{amb}} = 25^\circ\text{C}$, and $Z_0 = 50\Omega$, values of APHC for various substrates at 10 GHz are calculated and given in Table 14.10. Among the dielectrics considered, APHC is the lowest for Duroid (0.144 kW) and it is at a maximum for BeO (52.774 kW). For commonly used alumina (or sapphire) substrates, a 50\Omega microstrip can carry about 4.63 kW of CW power at 10 GHz.

Table 14.11 shows the APHC of several multilayer 50-\Omega microstrip lines on 75-\mu m-thick GaAs at several frequencies; note that the APHC decreases with increasing frequency. Lines having characteristic impedances higher than 50\Omega will have lower APHC values as given in Table 14.5 due to higher loss and narrower line widths.
### Table 14.8
Properties of Various Dielectric Materials at 10 GHz and 25°C

<table>
<thead>
<tr>
<th>Material</th>
<th>Dielectric Constant, $\varepsilon_r$</th>
<th>Loss Tangent $\tan \delta \times 10^{-4}$</th>
<th>Thermal Conductivity $K$ (W/m·°C)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Alumina (Al$_2$O$_3$)</td>
<td>9.8</td>
<td>2</td>
<td>37.0</td>
</tr>
<tr>
<td>Sapphire</td>
<td>11.7</td>
<td>1</td>
<td>46.0</td>
</tr>
<tr>
<td>Quartz</td>
<td>3.8</td>
<td>1</td>
<td>1.0</td>
</tr>
<tr>
<td>Si ($\rho = 10^3$ Ω·cm)</td>
<td>11.7</td>
<td>&gt;50</td>
<td>145.0</td>
</tr>
<tr>
<td>GaAs ($\rho = 10^6$ Ω·cm)</td>
<td>12.9</td>
<td>5</td>
<td>46.0</td>
</tr>
<tr>
<td>InP</td>
<td>14.0</td>
<td>5</td>
<td>68.0</td>
</tr>
<tr>
<td>AlN</td>
<td>8.8</td>
<td>5*</td>
<td>230.0</td>
</tr>
<tr>
<td>BeO</td>
<td>6.7*</td>
<td>40</td>
<td>260.0</td>
</tr>
<tr>
<td>SiC</td>
<td>40.0</td>
<td>&gt;50</td>
<td>270.0</td>
</tr>
<tr>
<td>Polyimide</td>
<td>3.0</td>
<td>10</td>
<td>0.2</td>
</tr>
<tr>
<td>Teflon</td>
<td>2.1</td>
<td>5</td>
<td>0.1</td>
</tr>
<tr>
<td>Duroid</td>
<td>2.2</td>
<td>9</td>
<td>0.26</td>
</tr>
<tr>
<td>Air</td>
<td>1.0</td>
<td>0</td>
<td>0.024</td>
</tr>
</tbody>
</table>

*At 1 MHz.

### Table 14.9
Properties of Various Conductor Materials [22]

<table>
<thead>
<tr>
<th>Metal</th>
<th>Melting Point (°C)</th>
<th>Electrical Resistivity ($10^{-6}$ (Ω·cm))</th>
<th>Thermal Expansion Coefficient ($10^{-6}$/°C)</th>
<th>Thermal Conductivity (W/m·°C)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Copper</td>
<td>1,093</td>
<td>1.7</td>
<td>17.0</td>
<td>393</td>
</tr>
<tr>
<td>Silver</td>
<td>960</td>
<td>1.6</td>
<td>19.7</td>
<td>418</td>
</tr>
<tr>
<td>Gold</td>
<td>1,063</td>
<td>2.4</td>
<td>14.2</td>
<td>297</td>
</tr>
<tr>
<td>Tungsten</td>
<td>3,415</td>
<td>5.5</td>
<td>4.5</td>
<td>200</td>
</tr>
<tr>
<td>Molybdenum</td>
<td>2,625</td>
<td>5.2</td>
<td>5.0</td>
<td>146</td>
</tr>
<tr>
<td>Platinum</td>
<td>1,774</td>
<td>10.6</td>
<td>9.0</td>
<td>71</td>
</tr>
<tr>
<td>Palladium</td>
<td>1,552</td>
<td>10.8</td>
<td>11.0</td>
<td>70</td>
</tr>
<tr>
<td>Nickel</td>
<td>1,455</td>
<td>6.8</td>
<td>13.3</td>
<td>92</td>
</tr>
<tr>
<td>Chromium</td>
<td>1,900</td>
<td>20.0</td>
<td>6.3</td>
<td>66</td>
</tr>
<tr>
<td>Kovar</td>
<td>1,450</td>
<td>50.0</td>
<td>5.3</td>
<td>17</td>
</tr>
<tr>
<td>Aluminum</td>
<td>660</td>
<td>4.3</td>
<td>23.0</td>
<td>240</td>
</tr>
<tr>
<td>Au–20% Sn</td>
<td>280</td>
<td>16.0</td>
<td>15.9</td>
<td>57</td>
</tr>
<tr>
<td>Pb–5% Sn</td>
<td>310</td>
<td>19.0</td>
<td>29.0</td>
<td>63</td>
</tr>
<tr>
<td>Cu–W(20% Cu)</td>
<td>1,083</td>
<td>2.5</td>
<td>7.0</td>
<td>248</td>
</tr>
<tr>
<td>Cu–Mo(20% Cu)</td>
<td>1,083</td>
<td>2.4</td>
<td>7.2</td>
<td>197</td>
</tr>
</tbody>
</table>
Table 14.10
Comparison of APHC of 50Ω Microstrip Lines on Various Substrates at 10 GHz*

<table>
<thead>
<tr>
<th>Substrate</th>
<th>$\epsilon_r$</th>
<th>$\tan\delta$</th>
<th>$h$ (µm)</th>
<th>$W$ (µm)</th>
<th>$\Delta T$ (°C/W)</th>
<th>Maximum Average Power (kW)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Duroid</td>
<td>2.2</td>
<td>0.0009</td>
<td>250</td>
<td>760</td>
<td>0.8682</td>
<td>0.144</td>
</tr>
<tr>
<td>Si</td>
<td>11.7</td>
<td>0.1540</td>
<td>100</td>
<td>75</td>
<td>0.126</td>
<td>0.992</td>
</tr>
<tr>
<td>GaAs</td>
<td>12.9</td>
<td>0.0010</td>
<td>75</td>
<td>50</td>
<td>0.0865</td>
<td>1.445</td>
</tr>
<tr>
<td>Al$_2$O$_3$</td>
<td>9.8</td>
<td>0.0002</td>
<td>250</td>
<td>235</td>
<td>0.027</td>
<td>4.630</td>
</tr>
<tr>
<td>BeO</td>
<td>6.4</td>
<td>0.0003</td>
<td>250</td>
<td>352</td>
<td>0.00237</td>
<td>52.774</td>
</tr>
</tbody>
</table>

Gold conductors are 4.5 µm thick, $d = 0$, and $T_{amb} = 25^\circ$C.

Table 14.11
Comparison of APHC of 50Ω Multilayer Microstrip Lines on 75-µm-Thick GaAs*

<table>
<thead>
<tr>
<th>Polyimide Thickness</th>
<th>$d$ (µm)</th>
<th>5 GHz</th>
<th>10 GHz</th>
<th>20 GHz</th>
<th>40 GHz</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>2.049</td>
<td>1,445</td>
<td>1,020</td>
<td>720</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>260</td>
<td>181</td>
<td>129</td>
<td>91</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>107</td>
<td>76</td>
<td>53</td>
<td>38</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>71</td>
<td>51</td>
<td>36</td>
<td>25</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>63</td>
<td>44</td>
<td>31</td>
<td>22</td>
<td></td>
</tr>
</tbody>
</table>

*Gold conductors are 4.5 µm thick except in 3-µm polyimide case, where $t = 9$ µm and $\epsilon_{rd} = 3.2$.

Figures 14.10, 14.11, and 14.12 show the variation of APHC as a function of line width at 5, 10, 20, and 40 GHz for polyimide thicknesses of $d = 3, 7,$ and 10 µm, respectively. As frequency increases from 5 to 40 GHz, the APHC values decrease by a factor of about 3 due to higher losses; also, as expected, APHC increases monotonically with line width and decreases with polyimide thickness.

14.2.6.6 Practical Considerations
The calculations presented above hold good for matched lines. If a transmission line is not matched to its characteristic impedance, the power distribution becomes nonuniform along the line due to standing waves that cause nonuniform heat dissipation. For example, when sections of transmission lines are used in passive components and matching networks, the APHC of each section will depend on the standing waves on that line section. The APHC of a long line
Figure 14.10 Variation of maximum power-handling capability of multilayer microstrip lines when the polyimide thickness is 3 μm.

Figure 14.11 Variation of maximum power-handling capability of multilayer microstrip lines when the polyimide thickness is 7 μm.
Figure 14.12 Variation of maximum power-handling capability of multilayer microstrip lines when the polyimide thickness is 10 μm.

is determined at the input point of the line where the RF/microwave signal enters and the signal is strongest.

Consider a microstrip line of length $L$ and attenuation constant $\alpha$ as shown in Figure 14.13. If $S_i$ is the VSWR at the input and $S_o$ is the VSWR at the output, they are related by the following relation \[23]:

\[
S_i = \frac{S_o + 1 + (S_o - 1)e^{-2\alpha L}}{S_o + 1 - (S_o - 1)e^{-2\alpha L}}
\]  \hspace{1cm} (14.40)

Figure 14.13 A microstrip line section representation.
For $\alpha L << 1$,

$$S_i = \frac{S_o (1 + \alpha L)}{1 + S_o \alpha L}$$  \hspace{1cm} (14.41)

The factor $(1 + \alpha L)/(1 + S_o \alpha L)$ is always less than unity, therefore, $S_i$ is less than $S_o$ and thus in the worst case $S_i \equiv S_o$. The attenuation constant for the unmatched line, $\alpha_m$, is given by [23]

$$\alpha_m = \alpha \left[ 2 \left( \frac{S_i^2 + 1}{S_i + 1} \right) \right]$$  \hspace{1cm} (14.42a)

Thus, for the worst-case condition, when the output end of the line is short circuited or open circuited $(S_o \equiv \infty)$, $\alpha_m$ becomes

$$\alpha_m = 2\alpha$$  \hspace{1cm} (14.42b)

Therefore, in a worst-case condition, the calculations presented in the previous section can be derated by a factor 2. Table 14.12 shows derating coefficient $\gamma$ calculated using (14.42) and increased ambient temperature. This means that when the line is not matched to its characteristic impedance and the ambient temperature is greater than 25°C, the calculated APHC values should be reduced by $\gamma$ factor.

If the case temperature is about 60°C and the circuits have short-circuited lines, the derating factor for such lines is about 2.78. This means that at

<table>
<thead>
<tr>
<th>VSWR</th>
<th>$T_{\text{amb}} = 25^\circ\text{C}$</th>
<th>$T_{\text{amb}} = 60^\circ\text{C}$</th>
<th>$T_{\text{amb}} = 80^\circ\text{C}$</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1.00</td>
<td>1.39</td>
<td>1.79</td>
</tr>
<tr>
<td>2</td>
<td>1.11</td>
<td>1.54</td>
<td>1.98</td>
</tr>
<tr>
<td>3</td>
<td>1.25</td>
<td>1.74</td>
<td>2.23</td>
</tr>
<tr>
<td>4</td>
<td>1.36</td>
<td>1.89</td>
<td>2.43</td>
</tr>
<tr>
<td>5</td>
<td>1.44</td>
<td>2.00</td>
<td>2.57</td>
</tr>
<tr>
<td>6</td>
<td>1.51</td>
<td>2.10</td>
<td>2.70</td>
</tr>
<tr>
<td>7</td>
<td>1.56</td>
<td>2.17</td>
<td>2.79</td>
</tr>
<tr>
<td>8</td>
<td>1.61</td>
<td>2.24</td>
<td>2.88</td>
</tr>
<tr>
<td>9</td>
<td>1.64</td>
<td>2.28</td>
<td>2.93</td>
</tr>
<tr>
<td>10</td>
<td>1.67</td>
<td>2.32</td>
<td>2.98</td>
</tr>
<tr>
<td>20</td>
<td>1.82</td>
<td>2.53</td>
<td>3.25</td>
</tr>
<tr>
<td>$\infty$</td>
<td>2.00</td>
<td>2.78</td>
<td>3.57</td>
</tr>
</tbody>
</table>
GHz, the maximum average power-handling values of a 30-μm-wide multilayer microstrip lines are 312, 13.9, 6.9, and 5.8 W for polyimide thicknesses of 0, 3, 7, and 10 μm, respectively.

14.2.6.7 Peak Power-Handling Capability

The calculation of peak power-handling capability of microstrip lines is more complicated. The peak voltage that can be applied without causing dielectric breakdown determines the peak power-handling capability (PPHC) of the microstrip. If $Z_0$ is the characteristic impedance of the microstrip and $V_0$ is the maximum voltage the line can withstand, the maximum peak power is given by

$$P_p = \frac{V_0^2}{2Z_0}$$

(14.43)

Thick substrates can support higher voltages (for the same breakdown field). Therefore, low impedance lines and lines on thick substrates have higher PPHC.

The sharp edges of a strip conductor serve as field concentrators. The electric field tends to a large value at the sharp edges of the conductor if it is a flat strip and decreases as the edge of the conductor is rounded off more and more. Therefore, thick and rounded strip conductors will increase breakdown voltage.

The dielectric strengths of the substrate material as well as of the air play important roles. The breakdown strength of dry air is approximately 30 kV/cm. Thus the maximum (tangential) electric field near the strip edge should be less than 30 kV/cm. To avoid air breakdown near the strip edge, the edge of the strip conductor can be painted with a dielectric paint that has the same dielectric constant as that of the substrate and is lossless or by using an overlay of silicon rubber as discussed in Section 7.2.5. An additional factor, which may reduce PPHC, is the effect of internal mismatches.

14.3 Coupled Microstrip Lines

Inductors and transformers can be analyzed using coupled microstrip line theory. The theory of such structures has been treated in a recently published book [22]. Coupled microstrip structures are characterized by characteristic impedances (or admittances) and phase velocities (or effective dielectric constants) for the two modes known as even and odd. Design equations given later for coupled lines relate mode impedances and effective dielectric constants to the coupled line geometry, that is, strip width, spacing $S$ between the strips, dielectric thickness
Microstrip Overview

$h$, and dielectric constant $\varepsilon_r$. One can write design equations for these characteristics directly in terms of static capacitances for the coupled line geometry. Even- and odd-mode capacitances for the symmetric two-conductor coupled lines shown in Figure 14.14 are obtained first.

### 14.3.1 Even-Mode Capacitance

As shown in Figure 14.14(a), the even-mode capacitance $C_e$ can be divided into three capacitances:

$$C_e = C_p + C_f + C_f'$$

(14.44)

where $C_p$ denotes the parallel plate capacitance between the strip and the ground plane, and $C_f$ is the fringe capacitance at the outer edge of the strip. It is the

![Magnetic wall](image1)

(a)

![Electric wall](image2)

(b)

**Figure 14.14** Analysis of coupled microstrip lines in terms of capacitances: (a) even-mode capacitance and (b) odd-mode capacitance.
fringe capacitance of a single microstrip line and can be evaluated from the capacitance of the microstrip line and the value of $C_p$. The term $C'_f$ accounts for the modification of fringe capacitance $C_f$ of a single line due to the presence of another line. Expressions for $C_p$, $C_f$, and $C'_f$ are given here [1, 24]:

$$C = \varepsilon_0 \varepsilon_r W/h$$  \hspace{1cm} (14.45a)

$$2C_f = \sqrt{\varepsilon_0 \varepsilon_r / (c Z_0)} - \varepsilon_0 \varepsilon_r W/h$$  \hspace{1cm} (14.45b)

and

$$C'_f = \frac{C_f}{1 + A (h/S) \tanh (10S/h)} \left( \frac{\varepsilon_r}{\varepsilon_{re}} \right)^{1/4}$$  \hspace{1cm} (14.45c)

where

$$A = \exp \left[ -0.1 \exp (2.33 - 1.5 \frac{W}{h}) \right]$$  \hspace{1cm} (14.45d)

The capacitances obtained by using the preceding design equations were compared with those obtained from [25]. The values are found to be accurate to within 3% over the following range of parameters:

$$0.1 \leq W/h \leq 10 \quad 0.1 \leq S/h \leq 5 \quad 1 \leq \varepsilon_r \leq 18$$

### 14.3.2 Odd-Mode Capacitance

Odd-mode capacitance $C_o$ can be decomposed into four constituents: $C_f$, $C_p$, $C_{gd}$, and $C_{ga}$ as shown in Figure 14.14(b); that is,

$$C_o = C_f + C_p + C_{gd} + C_{ga}$$  \hspace{1cm} (14.46)

Expressions for $C_f$ and $C_p$ are the same as those given earlier in the case of $C_e$. Capacitance $C_{ga}$ describes the gap capacitance in air. Its value can be obtained from the capacitance of a slotline of width $W$ with air as dielectric as given below:

$$C_{ga} = \varepsilon_0 \frac{K(k')}{K(k)} , \quad k = \frac{S}{S + 2W} , \quad \text{and} \quad k' = \sqrt{1 - k^2}$$  \hspace{1cm} (14.47a)

where $K(k)$ and $K(k')$ denote the elliptic function and its complement. Use of simplified expressions for $K(k')/K(k)$ yields the following value for $C_{ga}$:
\[ C_{ga} = \begin{cases} \frac{\varepsilon_0}{\pi} \ln \left\{ \frac{1 + \sqrt{k'}}{2} \right\} & \text{for } 0 \leq k'^2 \leq 0.5 \\ \pi \varepsilon_0 / \ln \left\{ \frac{1 + \sqrt{k}}{2} \right\} & \text{for } 0.5 \leq k'^2 \leq 1 \end{cases} \] (14.47b)

The last term \( C_{gd} \) represents the capacitance value due to the electric flux in the dielectric region and its value is evaluated as follows:

\[ C_{gd} = \frac{\varepsilon_0 \varepsilon_r}{\pi} \ln \coth \left( \frac{\pi S}{4h} \right) + 0.65 C_f \left\{ \frac{0.02}{S/h} \sqrt{\varepsilon_r} + \left( 1 - \frac{1}{\varepsilon_r^2} \right) \right\} \] (14.48)

The first term in (14.48) is obtained from coupled stripline geometry. The second term represents its modification for coupled microstrip.

### 14.3.3 Characteristic Impedances

Characteristic impedances \( Z_{0e} \) and \( Z_{0o} \) can be obtained by using the following relationships:

\[ Z_{0e} = \left[ e \sqrt{C^d_e / C_e} \right]^{-1} \] (14.49a)
\[ Z_{0o} = \left[ e \sqrt{C^d_o / C_o} \right]^{-1} \] (14.49b)

where \( C^d_e \) and \( C^d_o \) are even- and odd-mode capacitances for the coupled microstrip configuration with air as the dielectric.

The values of impedances obtained by using the preceding design equations have an error of less than 3% for the parameters lying in the range \( \varepsilon_r \leq 18, 0.1 \leq W/h \leq 2, \) and \( 0.05 \leq S/h \leq 2. \)

### 14.3.4 Effective Dielectric Constants

Effective dielectric constants \( \varepsilon_{ree} \) and \( \varepsilon_{reo} \) for even and odd modes, respectively, can be obtained from \( C_e \) and \( C_o \) by these relations:

\[ \varepsilon_{ree} = C_e / C^d_e \] (14.50a)
\[ \varepsilon_{reo} = C_o / C^d_o \] (14.50b)
More accurate values of capacitances can be obtained from the closed-form expressions reported by Kirschning and Jansen [25].

### 14.4 Microstrip Discontinuities

Various types of discontinuities that occur in the conductor of planar transmission lines, such as microstrips, are shown in Figure 14.15. Examples of circuits

1. Open ends

2. Gap

3. Steps in width

4. Right-angled bends

5. T-junctions

6. Cross junction

**Figure 14.15** Typical planar strip transmission-line discontinuities.
and circuit elements, wherein these discontinuities are frequently encountered, are also shown in this figure.

A complete understanding of the design of MICs requires characterization of the discontinuities present in these circuits. Approximate closed-form expressions for various discontinuity elements are given in [1].

14.5 Compensated Microstrip Discontinuities

In MIC designs, microstrip discontinuities should either be taken into account or microstrip structures with compensated discontinuities should be used. In general, compensated discontinuities improve circuit performance and the bandwidth. Usually chamfered bends or rounded corners are used in MICs and MMICs. The chamfered discontinuity technique is also known as discontinuity compensation in which the discontinuity reactances are minimized by removing appropriate portions of the microstrip conductor near the discontinuity location. In this section, we describe briefly the step-in-width, right-angled bend, and T-junction compensated microstrip discontinuities.

14.5.1 Step-in-Width

Compensation of a step discontinuity has been reported [1, 26–31] using appropriate tapers. In this case the effect of discontinuity reactances is reduced by chamfering the large width. The taper length depends on the step ratio, dielectric constant value, and the substrate thickness $h$. For $h/\lambda \leq 0.01$ and a step ratio of less than 3, the step discontinuity reactance is negligible and generally no compensation technique is needed. Figure 14.16 shows three types of tapers. The taper shown in Figure 14.16(a) has been studied using a planar waveguide model, which was described in Section 14.2.6. For a gradual taper, shown in Figure 14.16(b), closed-form expressions for the contour of a taper compensating step discontinuity in microstrip lines is given by Raicu [29]. For

![Figure 14.16](image-url)  
**Figure 14.16** Three different kinds of compensated step-in-width discontinuity configurations: (a) linear taper, (b) curved taper, and (c) partial linear taper.
a partial taper, shown in Figure 14.16(c), discontinuity compensation on the 75- to 125-μm-thick GaAs substrate using a commercial full-wave analysis CAD tool was performed. For a step width ratio ranging from 3 to 13, the step discontinuity reactance is negligible when \( L = W_1 / 8 \) and \( W_1' = 0.33W_1 \).

### 14.5.2 Chamfered Bend

Data on the optimum amount of chamfering in a microstrip bend have been given in [30] as follows:

\[
M = 52 + 65 \exp(-1.35W/h) \tag{14.51}
\]

for \( W/h \geq 0.25 \) and \( \varepsilon_r \leq 25 \), where \( M \) is the percentage chamfer given by \((X/d) \times 100\% \) with \( X \) and \( d \) shown in Figure 14.17. For a chamfered bend, the reflection coefficient \( S_{11} \sim 0 \), when the transmission line is terminated by an impedance equal to its characteristic impedance, but the discontinuity reactances cause a reduction \( \Delta b \) in length compared to that measured along the centerlines of the microstrip lines. A closed-form expression for this reduction in length can be written [31]

\[
\frac{\Delta b}{D} = 0.16\{2 - (f/f_p)^2\} \tag{14.52}
\]

where \( D \) and \( f_p \) are given by

\[
D = 120 \pi h / (\sqrt{\varepsilon_r} Z_0)
\]

\[
f_p = 0.4 Z_0 / h
\]

where \( f_p \) and \( h \) are in gigahertz and millimeters, respectively.

![Figure 14.17 Geometry of a chamfered bend.](image-url)
Several other types of chamfering, as shown in Figure 14.18, have been studied and optimum chamfer dimensions are also given. Figure 14.19 compares calculated $S_{11}$ for uncompensated right-angled bend discontinuity with compensated topologies. We note that the configuration shown in Figure 14.18(c) provides the best compensation for this example.

14.5.3 T-Junction

T-junction discontinuity compensation is much more difficult than the step-in-width and right-angled bend discontinuity compensation techniques described in previous subsections. Figure 14.20(a) shows T-junction compensation configura-

Figure 14.18 (a–f) Six different configurations for compensated right-angled bends.
Figure 14.19  Magnitude of the reflection coefficient as a function of frequency for several compensated and uncompensated right-angled bends: $W = 73 \, \mu m$, $h = 100 \, \mu m$, $\epsilon_r = 12.9$, and the curved line has a mean radius = 220.

Figure 14.20  (a) T-junction discontinuity compensation configurations and (b) minimized T-junction discontinuity effect configuration.
tions using rectangular and triangular notches and their approximate dimensions for \( h/\lambda \ll 1 \). However, accurate compensation depends on line widths, dielectric constant, and the substrate thickness. Figure 14.20(b) illustrates T-junction discontinuity minimization configurations in which the line widths are tapered to minimize the junction effect. In this case the taper length is about twice the line width or substrate thickness whichever is larger, and the tapered length becomes a part of the design parameter.

**References**


## Physical Constants

<table>
<thead>
<tr>
<th>Physical Constant</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Permittivity of vacuum, $\varepsilon_0$</td>
<td>$8.854 \times 10^{-12} \equiv (1/36\pi) \times 10^{-9}$ F/m</td>
</tr>
<tr>
<td>Permeability of vacuum, $\mu_0$</td>
<td>$4\pi \times 10^{-7}$ H/m</td>
</tr>
<tr>
<td>Impedance of free space, $\eta_0$</td>
<td>$376.7 \equiv 120\pi\Omega$</td>
</tr>
<tr>
<td>Velocity of light, $c$</td>
<td>$2.998 \times 10^8$ m/sec</td>
</tr>
<tr>
<td>Charge of electron, $e$</td>
<td>$1.602 \times 10^{-19}$ C</td>
</tr>
<tr>
<td>Mass of electron, $m$</td>
<td>$9.107 \times 10^{-31}$ kg</td>
</tr>
<tr>
<td>Boltzmann’s constant, $k$</td>
<td>$1.380 \times 10^{-23}$ J/K</td>
</tr>
<tr>
<td>Planck’s constant, $h$</td>
<td>$6.547 \times 10^{-34}$ J-sec</td>
</tr>
</tbody>
</table>
About the Author

Inder Bahl received a Ph.D. in electrical engineering from the Indian Institute of Technology (ITT), Kanpur, India, in 1975. From 1969 to 1981, Dr. Bahl held positions at IIT Kanpur, the Ottawa University, and the Defense Research Establishment, Ottawa, Canada. He joined the ITT Gallium Arsenide Technology Center in 1981 and worked on microwave and millimeter wave GaAs ICs. At M/A-COM (formerly ITT GTC), in his present capacity as a Distinguished Fellow of Technology, his interests are in the area of device modeling, high efficiency high-power amplifiers, high-power limiter/LNAs, three-dimensional MMICs, and the development of MMIC products for commercial and military applications.

He holds 15 patents in the areas of microstrip antennas and microwave circuits.

Dr. Bahl is an IEEE fellow and a member of the Electromagnetic Academy. He is also an associate editor of the *International Journal of RF and Microwave Computer-Aided Engineering*. 
Index

3-D inductors, 112–16
  current handling capacity, 113
defined, 112
figure of merit comparison, 115
LTCC, 126, 128
Q vs. number of segments, 114
self-resonance frequency vs. number of segments, 115
total inductance vs. number of segments, 114
See also Inductors
90° hybrids, 358–62
  ABCD-matrix, 361
  configuration, 359
defined, 358
  EC model for, 360
  lossless matched, 359
  size, 359
See also Hybrids
Airbridges
  analysis techniques, 301–8
  analytical model, 308–10
  applications, 300
  capacitance, 307
  configurations, 300
  critical parameter, 310
  cross-section, 312
defined, 299
  EC model, 312
equivalent circuit model, 314
full-wave analysis, 306–8
geometry, 312
illustrated, 3
measurement-based model, 310–14
models, 308–14
model values, 314
physical dimensions, 314
purpose, 299
quasistatic method, 301–6
test structure layout, 313
top view, 313
See also Dielectric crossovers
Air core inductors, 156–58
  EC model representation, 157
  parameters, 159
See also Inductors
Analytical models, 25–28
  circular loop, 27
circular spiral, 27–28
  microstrip section, 26
See also Inductor models
ATC chip capacitors, 168
Attenuators, 390–91
  bridged-tee, 391
digital, 390–91
  pi, 391
  schematic, 390
tee, 391
Average power handling capability (APHC), 444, 450–52
  calculation procedure, 444
  comparison, 452
  derating coefficient, 455
  determination, 444
  of each section, 452
  limitation, 450
  of long lines, 452–54
  See also Microstrip lines

Bond wire inductors, 146–56
  configuration, 154
  curved wire connecting substrates, 154–55
  ground plane effect, 148–49
  inductance vs. frequency, 157
  maximum current handling of wires, 155–56
  measurement-based model, 158–60
  multiple wires, 149–50
  numerical methods, 156
  simplified models, 160
  single wire, 147–49
  twisted wire, 155
  wire above substrate backed by ground plane, 153–54
  wire inductance, 149, 150
  wire near corner, 150–51
  wire on substrate backed by ground plane, 151–53
  See also Wire inductors

Bond wire transformers, 332

Broadband directional couplers, 367–70

Bulk semiconductor resistors, 259–61
  change in surface potential, 261
  defined, 259
  Gunn domains, 261
  low current saturation, 261
  temperature coefficient, 261
  See also Monolithic resistors; Resistors

Capacitance
  airbridge, 307
  coupling, 310–11
  dielectric crossover, 307
  effective, 166
  even-mode, 457–58
  interdigital capacitors, 233
  microstrip for calculating, 197
  multilayer dielectric capacitor, 172
  multilayer interdigital capacitor, 242, 243, 244
  multiplate capacitor (MLC), 172
  odd-mode, 458–59
  parallel plane, 202
  stripline for calculating, 197
  total, 185–86
  unit, 164

Capacitive loss, 63–64

Capacitor-resistor representation, 8

Capacitors, 163–88
  ABCD matrix, 188
  admittance, 187
  ATC chip, 168
  basic structure, 163
  circular, 218
  cross-sectional views for thermal resistance calculations, 183
  current rating, 181–82
  current representation, 4
  design, 7–8
  dissipation factor (DF), 170
  EC mode for, 180
  effective capacitance, 166
  electrical representations, 185–88
  equivalent series resistance, 167
  ferroelectric, 214–16
  flat-mounted series, 176–77
  flat-mounted shunt, 177–78
  fractal, 212–14
  heat flow diagram, 183
  high-K, 212
  ideal, 5
  impedance, 187
  interdigital, 229–51
  introduction, 163–65
  loss tangent, 170
  microstrip, 191
  MIM, 191, 192–227
  monolithic, 191–227
  multilayer dielectric, 171–72
  multiplate, 172–73
  octagonal, 218–20
  parallel, 44–45
  parallel plate, 164, 168, 173–81
  parallel resonance, 167–69
  parameters, 165–70
  power dissipation, 182–85
  quality factor, 167
  rated current, 170
rated voltage, 170
rectangular, 217–18
rectangular area, 165
series, 43–44
series resonance, 167–69
shapes, 216–20
$S$-parameter matrix, 188
temperature coefficient (TC), 166–67
time constant, 170
tolerances, 166
transmission phase angle, 187
types, 171–73
ultra-thin-film, 211–12
value, 165
vertically mounted series, 173–75
temperature rating, 181
temperature tunable, 247–49
$Y$-matrix, 188
$Z$-matrix, 188
See also Capacitance
Capacitor-tuned inductors, 127
Cavity-backed inductors, 77
Ceramic lumped-element filters, 354
Ceramic wire-wound inductors, 141–42
Chamfered bend, 462–63
compensation, 462–63
configurations, 463
defined, 462
gallery, 462
reflection coefficient as function of
gallery, 464
See also Microstrip discontinuities
Chip resistors, 258
Circular capacitors, 218
Circular inductors
coupling between, 48, 49
spiral, 89
CMOS fabrication, 421–24
device, cross-section, 424
LE passive component element
realization, 423
material parameters, 423
steps, 422
substrates, 421–22
See also Fabrication
Cofired ceramic/glass-ceramic technology, 414–16
electrical/thermal properties, 415
process steps, 414
Compact inductors, 112–16
current handling capacity, 113
figure of merit comparison, 115
high-frequency, 144–46
obtaining, 112
performance, 112
$Q$ vs. number of segments, 114
self-resonance frequency vs. number of
segments, 115
total inductance vs. number of segments, 114
See also Inductors
Composites, 403
Comprehensive inductor data, 88–104
inductor area, 104
inner diameter, 98–99
line width, 95–97
multilayer dielectric inductors, 101–3
number of turns, 99–101
spacing between turns, 97–98
thickness effect, 103–4
See also GaAs-based inductors
Conductor loss
eddy current resistance, 62–63
heat flow density due to, 444–47
sheet resistance, 60–62
Si-based inductors, 60–63
Conductor materials, 397–400
characteristics, 397–99
properties for MICs, 399
See also Fabrication; Materials
Control circuits, 380–91
attenuators, 390–91
phase shifters, 387–90
switches, 381–87
types of, 380
See also LE circuits
Coupled-line approach, 28–34
Coupled microstrip-based distribution
model, 194–98
Coupled microstrip lines, 456–60
admittance parameters, 32
characteristic impedances, 456, 459
design equations, 456
effective dielectric constants, 459–60
even-mode capacitance, 457–58
odd-mode capacitance, 458–59
phase velocities, 456
See also Microstrip lines
Coupling (inductors), 45–50
  circular inductors, 48, 49
coefficient vs. frequency, 49
coplanar inductors, 46
  high-resistivity substrates, 46–50
  low-resistivity substrates, 45–46
  for various separations, 50
Crossovers. See Airbridges; Dielectric crossovers
Cross-talk, 291
Device under test (DUT), 43
Dielectric crossovers
  analysis techniques, 301–8
  analytical model, 308–10
  applications, 300
  capacitance, 307
  configurations, 300
defined, 299
  full-wave analysis, 306–8
  inductance, 307
  measurement-based model, 310–14
  models, 308–14
  purpose, 299
  quasistatic method, 301–6
  See also Airbridges
Dielectric loss, heat flow density due to, 447–49
Dielectric materials, 400
  electrical properties, 403
  thermal expansion characteristics, 403
Differential excitation, 70–71
Digital attenuators, 390–91
Directional couplers, 356–70, 364–66
  backward-wave, 364
coupling factor, 358
directivity, 358
  isolation and transmitted power, 358
  lumped-element, 366
MPC, 409
  parameter definition, 357–58
  performance, 358
  spiral, 366–67
  transformer, 367–70
Dispersion, in microstrip lines, 433
Dissipation factor (DF), 170
Double-tuned transformers, 329
EC models
  90° hybrid, 360
  180° hybrid, 363
  airbridge, 312
  air core inductor, 157
  ceramic multilayer chip capacitor, 180–81
circuit, 26
defined, 9
flat-mounted series capacitor, 176
flat-mounted shunt capacitor, 177
GaAs-based inductor, 87
microstrip section and loop, 26
MIM capacitor, 193, 194
MIM capacitor (microstrip distributed), 199
MIM capacitor (on Si), 202–4
  power divider, 372
  Si-based inductor, 67–68
  spiral inductor, 29
  vertical-parallel plate capacitor, 174
via through hole in ground plane, 285
Eddy current resistance, 62–63
  cause, 62
  critical frequency, 63
Effective capacitance, 166
Effective inductance, 20–21
Effective series resistance (ESR), 156
Electrical representations (capacitors), 185–88
  network representations, 187–88
  series connection, 185–87
  shunt connection, 185–87
Electrical representations (inductors), 50–52
  network, 51–52
  parallel, 50–51
  series, 50–51
Electromagnetic simulators, 37–38
  complex structures and, 38
design, 38
  list of, 37
  Maxwell’s equations and, 38
  three-dimensional, 10, 25
  See also EM simulations
EM simulations, 10
  one-port MIM capacitor connection, 204
  three-port MIM capacitor connection, 205–6
two-port MIM capacitor connection, 204–5
Enclosure effect, 438–43
Equivalent circuit models. See EC models
Equivalent series resistance, 167
Index

Equivalent transmission-line model, 304
Even-mode capacitance, 457–58

Fabrication, 11–12, 395–425
CMOS, 421–24
GaAs MICs, 416–21
hybrid MICs, 410–16
introduction, 395–402
mask, 401–2
mask layouts, 401
materials, 396–401
micromachining, 424–25
MMICs, 418–21
MPCs, 405–10
PCBs, 402–5

Ferrite transformers, 336–39
design, 338
illustrated, 338
maximum frequency, 336
transmission-line, 337, 338
See also Transformers

Ferroelectric capacitors, 214–16
BST, 215, 216
materials, 214
SrTiO3, 215–16, 217
temperature dependence, 214
See also Capacitors

Ferromagnetic inductors, 127–29
cross-sectional view, 129
realization, 127
See also Printed inductors

FET switches, 381, 382, 383

Figure of merit
comparison, 105, 115
GaAs-based inductors, 88

Filters, 353–56
ceramic LE, 354
five-pole lowpass elliptic, 355
lumped-element lowpass configuration, 410
lumped-element three-pole bandpass, 356
MPC, 409
superconducting LE, 354–56
theory, 353
See also Passive circuits

Finite-difference time-domain (FDTD), 37
Finite element method (FEM), 37
Flashover voltage, 181
Flat-mounted series capacitors, 176–77
admittance, 176
EC model, 176
microstrip mounting, 176
Flat-mounted shunt capacitors, 177–78
EC model, 177
input admittance, 177
microstrip connection, 177
Fractal capacitors, 212–14
Full-wave analysis, 306–8
method of moments, 306–8
spectral-domain techniques, 306
See also Airbridges; Dielectric crossovers

Fusing current, 155–56
defined, 155
value, 156

GaAs
MICs, 416–21
passive components, 57
spiral transformers on, 341–49
substrates, 57

GaAs-based inductors, 86–118
2.5-turn, 93
compactor, 112–16
comprehensive inductor data, 88–104
current-handling capacity, 90
figure of merit, 88
high current handling capability, 116
inductor models, 87–88
line width, 95–97
model parameter values, 92
normalized total resistance vs. frequency, 109
Q-enhancement techniques, 104–12
spiral, 86
summary, 90
See also Printed inductors

Greenhouse formulas, 34
Ground connections, 279, 280
Ground plane effect, 148–49

Heat flow
capacitors, 183
electric field analogy, 445
microstrip lines, schematic, 445
Heat flow (continued)
- microstrip lines (conductor loss), 444–47
- microstrip lines (dielectric loss), 447–49
- MIM capacitors, 226
- total density of, 449
- in y-direction, 448

High current handling inductors, 116–18
- electromigration and, 117
- fabrication, 118
- High-density MIM capacitors, 206–16
  - ferroelectric, 214–16
  - fractal, 212–14
  - high-K, 212
  - MIMIM, 208–11
  - multilayer, 208–11
  - ultra-thin-film, 211–12
  - See also Capacitors

High electron mobility transistors (HEMTs), 8, 418
- High-frequency inductors, 144–46
  - high current capability, 145–46
  - high-Q, 145
  - high-SRF, 144–45
  - See also Inductors

High-isolation switches, 381
- High-K capacitors, 212
- High-power resistors, 265–67
  - dielectric substrates comparison, 265
  - electrical/mechanical characteristics, 265
  - mounted on heat sink, 267
  - power dissipation, 266
  - See also Resistors

High-power switches, 381–87
- High-Q inductors, 145
- High-resistivity substrates, 71–78
  - inductor coupling, 46–50
  - micromachined inductors, 74–78
  - multilayer techniques, 71–74

High-temperature cofired ceramic (HTCC), 415

Hybrid integrated circuit inductors, 121–27
- LTCC, 126–27
- thick-film, 124–26
- thin-film, 121–24
- See also Printed inductors

Hybrid MICs, 410–16
- cofired ceramic/glass-ceramic, 414–16
- thick-film, 412–13
- thin-film, 410–12

Hybrids, 356–64
- 90°, 358–62
  - coupling factor, 358
  - directivity, 358
  - isolation and transmitted power, 358
  - parameter definition, 357–58
  - performance, 358
  - rat-race, 362–64
  - realization, 356

Ideal transformers, 318, 322

Impedance, inductor, 21

Inductance
- 3-D inductors, 114
  - bond wire inductors, 157
  - defined, 18
  - dielectric crossovers, 307
  - effective, 20–21
  - leakage, 326, 332
  - micromachined inductors, 75
  - MIM capacitors, 210
  - mutual, 20, 34–36
  - spiral inductors, 31, 35
  - tapped coil transformers, 330
  - temperature coefficient of, 23
  - via holes, 282, 284
  - wire, 149, 150

Inductor area, 104

Inductor models, 25–45
- analytical, 25–28
- coupled-line approach, 28–34
- GaAs-based inductors, 87–88
- measurement-based model, 38–45
- mutual inductance approach, 34–36
- numerical approach, 36–38
- one-port, 79
- parameters for multilayer square spiral inductors, 110–11
- Si-based inductors, 65–69
- square parameters, 107

Inductor-resistor representation, 8

Inductors, 17–52
- ABCD matrix for, 52
- admittance, 51
- air core, 156–58
- bond wire, 146–56
- capacitor tuned, 127
- cavity-backed membrane suspended, 77
- circular, 49, 89
- compact, 112–16, 144–46
configurations, 24–25
coupling between, 45–50
current representation, 4
definitions, 18–24
design, 8
effective inductance, 20–21
electrical representations, 50–52
ferromagnetic, 127–29
high current handling capability, 116–18
high-Q, 145
hybrid integrated circuit, 121–27
ideal, 5
impedance, 21, 51
input impedance change, 50
introduction, 17–18
LC circuit representation, 33
LTCC, 126–27
magnetic energy, 18–19
maximum current rating, 23
maximum power rating, 23
meander-line, 120, 122–23
micromachined, 74–78
in MICs, 17
in MMICs, 17
multilayer dielectric, 101–3
multitrust, 99
mutual inductance, 20
operating temperature range, 23
PCB, 118–21
physical length of, 33
pi EC representation of, 32
planar, 57
printed, 57–129
in proximity, configurations of, 48
in proximity, orientations of, 47
quality factor, 22–23
saturated RF power limit, 24
self-resonant frequency, 23
solenoid, 73
S-parameter matrix for, 52
spiral, 30, 31
square, 110–11
stacked-coil, 80–83
temperature coefficient of inductance, 23
thick-film, 124–26
thin-film, 121–24
three-dimensional, 57, 59
time constant, 21
transmission phase angle, 51
two-dimensional, 57, 58
two-level configuration, 80
types of, 17
vertical, 71
wire, 137–61
wire-wound, 137–46
Y-matrix for, 52
Z-matrix for, 52
See also Inductance
Inductors (GaAs substrate), 86–118
2.5-turn, 93
compact, 112–16
comprehensive inductor data, 88
current-handling capacity, 90
figure of merit, 88
high current handling capability, 116–18
inductor models, 87–88
model parameter values, 92
normalized total resistance vs. frequency, 109
Q-enhancement techniques, 104–12
spiral, 86
summary, 90
Inductors (Si substrate), 58–85
conductor loss, 60–63
eddy current mode, 65
inductor mode, 65
inductor model, 65–69
layout considerations, 64–65
Q-enhancement techniques, 69–80
resonator mode, 65
stacked-coil, 80–83
substrate loss, 63–64
temperature dependence, 84–85
Inductor transformers. See Transformers
Inner diameter, 98–99
Insertion loss (IL), 80, 379
Interdigital capacitors, 229–51
approximate analysis, 230–35
capacitance calculation, 232–33
compact size, 239–41
configuration, 192, 230
cross-sectional view, 242
defined, 229
design considerations, 239–49
design curves, 233–34
equivalent model values, 240
full-wave analysis, 236–38
high-voltage operation, 249
illustrated, 3, 231
Interdigital capacitors (continued)

j-inverter network equivalent representation, 235–36
lumped-element EC models, 231
measured performance, 241
measurement-based model, 238–39
models, 230–39
multilayer, 241–44
physical dimensions, 240
physical layouts, 242
Q-enhancement techniques, 244–47
Q factor, 245
series resistance, 232
size reduction, 239
structure as photodetectors, 249–51
subcomponents, 231
total series capacitance, 233
voltage tunable, 247–49
See also Capacitors

Interdigital photodetectors, 249–51
cross-sectional view, 250
defined, 249–50
photocurrent vs. input optical power, 250
Intermediate growth temperature (IGT), 250
Intermodulation rejection (IMR), 387

Johnson noise, 257

Leakage inductances, 326, 332
LE circuits, 353–91
biasing, 377–80
control, 380–91
passive, 353–80
Line-reflect-match (LRM) calibration technique, 39
Line width, 95–97
defined, 95
inductor area as function of, 96, 97
See also Comprehensive inductor data
L-networks, 374–77
configurations, 376
inductors/capacitors, 375
See also Matching networks
Loss tangent, 170
Low-resistance substrates, 45–46
Low-temperature cofired ceramic. See LTCC; LTCC inductors
LTCC
defined, 414
manufacturing process, 414
module, 3-D view, 416
technology advantages, 415
LTCC inductors, 126–27
3-D, 126, 128
configurations, 128
helical, 126, 128
Lumped-element biasing circuits, 377–80
admittance, 380
insertion loss (IL), 379–80
performance, 377
See also Passive circuits
Lumped-element couplers, 366
Lumped elements (LEs)
applications, 12–13
in broadband applications, 4
design, 6–9
discrete, 11
distributed elements vs., 4
existence of, 1
fabrication, 11–12, 395–425
in microwave circuit design, 1–2
modeling, 9–11
reasons for using, 2–4
resistance of, 11
See also LE circuits; specific elements

Magnetic coupling, 318
Magnetic energy, 18–19
Magnetic flux lines, 35
Magnetic loss, 64
Magnetic materials, 160–61
Mask fabrication, 401–2
Mask layouts, 401
Matching networks, 372–77
L-network, 374–77
lowpass, 373
pi, 377
tee, 377
topologies, 375
See also Passive circuits
Materials, 396–401
categories, 396
composite, 403
conductor, 397–400
dielectric, 400
resistive films, 400–401
substrate, 396–97
See also Fabrication
Index

Maximum current rating, 170
   capacitors, 181–82, 224
   inductors, 23
   resistors, 257
Maximum power handling, 223–27
   maximum power dissipation, 225–27
   maximum RF current rating, 224
   maximum RF voltage rating, 224–25
See also MIM capacitors
Maximum power rating, 23, 255–56
Maximum working voltage, 256
MCM resistors, 258
Meander line inductors, 120, 122–23
   configuration, 120
   parameters summary, 122–23
See also Inductors
Meander line resistors, 270–72
   characterization, 271–72
   configuration, 272
   defined, 270–71
   realization, 272
See also Resistors
Measurement-based models, 38–45
   accuracy, 38
   advantages, 38
   airbridges, 310–14
   for air core inductors, 156–58
   for bond wires, 158–60
   calibration techniques, 38–41
   chip capacitors, 178–81
   dielectric crossovers, 310–14
   direct method, 41–43
   indirect method, 43
   interdigital capacitor, 238–39
   parallel capacitor, 44–45
   series capacitor, 43–44
   S-parameter measurement, 42
   TRL calibration, 39–41
   via holes, 289–90
Metal ground shield (MGS), 78
Metal-insulator-metal capacitors. See MIM capacitors
Metal-insulator-metal-insulator-metal capacitors. See MIMIM capacitors
Metal semiconductor field-effect transistors (MESFETs), 8
Method of moments (MoM), 37
   airbridges/dielectric crossovers, 306–8
   resistors, 287–89
Micromachined inductors, 74–78
   configuration, 75
   inductance vs. frequency, 75
   parameters summary, 76
   Q-value vs. frequency, 75
Micromachining fabrication, 424–25
   backside etch process, 424
   frontside etching, 424
   inductor, views, 425
   use of, 424
See also Fabrication
Microstrip capacitors, 191–92
   capacitance variations, 193
   configuration, 192
   defined, 191
   fabrication, 191
See also Capacitors; Monolithic capacitors
Microstrip discontinuities, 460–65
   chamfered bend, 462–63
   compensated, 461–65
   illustrated, 460
   step-in-width, 461–62
   T-junction, 463–65
   types of, 460
Microstrip lines, 429–65
   characteristic impedance, 429–31, 432
   closed-form equations, 438
   configuration, 430
   coupled, 456–60
   data summary, 436, 437, 438, 439, 440
   design considerations, 432–56
   design equations, 429–32
   dispersion effect, 433
   effective dielectric constant, 429–31, 432
   electrical representation, 446
   enclosure effect, 438–43
   frequency range of operation, 443
   heat flow schematic, 445
   losses, 433–35
   maximum average power, 450
   power-handling capability, 444–56
   quality factor, 435–38
   section representation, 454
   strip thickness effect, 431–32
   temperature rise, 449–50
   thermal representation, 446
   total loss, 435
Microstrip losses, 433–35
   conductor, 435
   dielectric, 434, 435
Microwave integrated circuits (MICs), 1
  broadband hybrid, 2
  conductor properties for, 399
  GaAs, 416–21
  ground connections, 279, 280
  hybrid, 410–16
  inductors in, 17
  mask fabrication, 401–2
  mask layout, 401
  substrate properties for, 398
  thick-film, 412–13
  thin-film, 410–12
Microwave printed circuits (MPCs), 396, 405–10
  applications, 408–10
  fabrication, 407–8
  flow diagram, 409
  substrate materials, 405–7
MIM capacitors, 192–227
  bottom plate, 199
  capacitance variations, 193
  circular, 218
  configuration, 192
  construction, 192
  coupled microstrip-based distribution
    model, 194–98
  cross-sectional view, 196
  defined, 191
  design considerations, 220–27
  distributed model, 196
  distributed model values, 202
  EC model, 193, 194
  fabrication, 191
  with four layers of metal in CMOS
    technology, 211
  heat flow schematic, 226
  high-density, 206–16
  illustrated, 3
  maximum power handling, 223–27
MIMIM, 208–11
  model parameter values for, 195
  models, 192–206
  octagonal, 218–20
  one-port connection, 204, 205
  plates, 192
  Q-enhancement techniques, 220–23
  Q-factor, 222
  rectangular, 217–18
  series configuration of, 225
  series connections of, 224
  series inductance vs. capacitance, 210
  shapes, 216–20
  on Si, 202–4
  simple lumped equivalent circuit, 193–94
  single microstrip-based distribution
    model, 198–202
  suspended, fabricated with Si technology, 222
  three-port connection, 205–6, 208
  tunable, 223
  two-port connection, 204–5, 206, 207
  values, 200
See also Capacitors, Monolithic capacitors
MIMIM capacitors, 208–11
  cross-sectional view of, 210
  defined, 208
  EC model parameters, 209
  series inductance vs. capacitance, 210
Miniature hybrid, 412
Monolithic capacitors, 191–227
  categories of, 191
  configurations, 192
  high-density MIM capacitors and, 207
  interdigital, 229–51
  microstrip, 191
  MIM, 191, 192–227
See also Capacitors
Monolithic microwave integrated circuits
  (MMICs), 1
  bond wire connections, 147
  capacitors, 418
  dielectric films, 420
  electromagnetic simulators for, 37
  example, 421
  fabrication, 418–21
  ground connection, 281
  inductors, 2, 17
  interconnection, 280–81, 420
  mask fabrication, 401–2
  maturation, 2
  process flow chart, 419
  three-dimensional view, 418
  via holes, 281
Monolithic resistors, 258–65
  bulk semiconductor, 259–61
  film materials, 258
  parasitic effects, 261–62
  power handling, 262–65
  room temperature parameters, 260
thin-film, 258, 259
  total resistance, 258–59
  See also Resistors
Multichip modules (MCMs), 57
Multilayer dielectric capacitors, 171–72
capacitance, 172
configuration, 171
Multilayer inductors
cross-sectional view, 91
dielectric, 101–3
figure of merit comparison, 115
Q vs. number of segments, 114
self-resonance frequency vs. number of segments, 115
square, 110–11
total inductance vs. number of segments, 114
Multilayer interdigital capacitors, 241–44
capacitance, 242, 243, 244
high-frequency EC model parameters, 246
Multiplate capacitors (MLCs), 172–73
capacitance, 172
characterization of, 173
configuration, 172
Multiple wires, 149–50
Multiturn inductors, 99
Mutual inductance, 34–36
calculation, 36
defined, 20
negative case, 35, 36
positive case, 35
  See also Inductor models
N ground shield (NGS), 78
Noise, 257
Numerical methods
  for bond wires, 156
  for inductors, 36–38
Octagonal capacitors, 218–20
  advantages, 219
  illustrated, 219
  with two feed configurations, 220
Odd-mode capacitance, 458–59
Ohm’s law, 5
Organization, this book, xvii–xviii
Parallel capacitors, 44–45
Parallel conductor winding transformers,
  339–41
  defined, 339
  illustrated, 340
  structure, 339
  See also Transformers
Parallel plate capacitors
  configuration, 164
discrete analysis, 173–81
equivalent circuit, 168
flat-mounted series, 176–77
flat-mounted shunt, 177–78
measurement-based model, 178–81
vertically mounted series, 173–75
  See also Capacitors
Parallel plate waveguide model, 286–87
Parallel resonance, 167–69
Parallel resonant frequency (PRF), 169
Parasitic coupling, 291
Passive circuits, 353–80
  biasing, 377–80
  filters, 353–56
  hybrids and couplers, 356–70
  matching networks, 372–77
  power dividers/combiners, 370–73
  See also LE circuits
Patterned ground shield, 78–80
Peak power-handling capability (PPHC), 456
Phase shifters, 387–90
  configurations, 388
  lowpass/highpass, 387
  multibit, 387, 389
  schematics, 389
  types of, 387
  See also Control circuits
Pi networks, 377
Planar-transformer balun, 345–49
  circuit diagram, 348
  defined, 345–48
  photograph, 348
  simulated vs. measured performance comparison, 349
Plasma etching, 281
Plated heat sink via, 294
geometry, 296
use of, 294
  See also Via holes
Power-added efficiency (PAE), 279
Power dissipation, 182–85, 225–27
calculated, 226
high-power resistors, 266
resistor values, 264
Power dividers, 370–72
- EC model, 372
- uses, 370
- Wilkinson, 371, 372

Power handling (microstrip lines), 444–56
- APHC, 444, 450–52
- average power, 444
- heat flow density (conductor loss), 444–47
- heat flow density (dielectric loss), 447–49
- maximum, variation of, 453–54
- PPHC, 456
- practical considerations, 452–56

Power handling (monolithic resistors), 262–65

Practical transformers
- effects included in, 325
- equivalent circuit illustration, 326
- equivalent circuit of, 325–26
- T-section equivalent circuit of, 327

Primary coil, 317

Printed circuit board (PCB) inductors, 118–21
- cross-sectional view, 119
- fabrication, 405
- Q-factor, 118, 120
- uses, 118

Printed circuit boards (PCBs), 402–5
- fabrication, 404–5
- materials, 403
- multilayer, 402
- multilayer, flow diagram, 404
- uses, 402

Printed inductors, 57–129
- ferromagnetic, 127–29
- on GaAs substrate, 86–118
- hybrid integrated circuit, 121–27
- PCB, 118–21
- on Si substrate, 58–85
- three-dimensional, 57, 59
- two-dimensional, 57, 58

Q-enhancement techniques (capacitors), 220–23
- aspect ratio, 220–21
- interdigital capacitors, 244–47

micromachined MIM capacitors on Si, 221–23
micromachined technique, 245–47
multilayer microstrip, 245
suspended substrate, 244–45
thicker and high conductivity metal layers, 220

Quality factor
- capacitor, 167
- comparison, 67
- of differential inductor configuration, 72
- frequency vs., 73
- importance, 104–5
- inductor, 22–23
- interdigital capacitor, 245
- maximum, dependence of, 66
- microstrip lines, 435–38
- MIM capacitor, 222
- PCB inductors, 118, 120
- for quarter-wave resonator, 442
- of single-ended inductor configuration, 72
- for spiral inductors, 109

Rated current. See Maximum current rating

Rated voltage, 170

Rat-race hybrids, 362–64
- ABCD-matrix, 364
- bandwidth, 363
- configuration, 362
- defined, 362
- EC model for, 363

Rectangular capacitors, 217–18

Resistance
- calculation, 253, 254
- of LEs, 11
- planar resistor, 253
- sheet, 254
- total, 258–59
Resistive films, 400–401
Resistors, 253–76
  ABCD-matrix, 273
  admittance, 274
  bulk semiconductor, 259–61
  characterization, 267
  chip, 258
  coefficient temperature, 256
  conductivity, 274–76
  connections, 273
  current representation, 4
  design, 8–9
  distributed model, 269–70
  EC model, 268–69
  electrical representations, 255, 272–74
  geometry, 254
  high-power, 265–67
  ideal, 270
  impedance, 274
  introduction, 253–55
  maximum current rating, 257
  maximum frequency of operation, 257
  maximum working voltage, 256
  MCM, 258
  meander line, 270–72
  models, 267–72
  monolithic, 258–65
  network representations, 272
  noise, 257
  power rating, 255–56
  representation, 272–74
  resistance value, 253
  series, 273
  series-shunt, 273–74
  shunt, 273
  S-parameter matrix, 273
  stability, 257
  thermal resistance, 262
  thermistors, 276
  thin-film, 258, 259
  tolerances, 256
  transmission phase angle, 274
  types, 257–65
  uses, 253
  voltage applied across, 254
  Y-matrix, 273
  Z-matrix, 273
RF chokes, 4, 377
Secondary coils, 317
Self-aligned gate (SAG) process, 418
Self-resonant frequency, 23
Series capacitors, 43–44
Series resonance, 167–69
Series resonant frequency (SRF), 169
Sheet resistance, 60–62
Short, open, load, and through (SOLT) calibration technique, 38
Si
  micromachined MIM capacitors on, 221–23
MIM capacitor on (EC model), 202–4
  parallel conductor winding transformers on, 339–41
substrate disadvantages, 58
Si-based inductors, 58–85
  conductor loss, 60–63
  eddy current mode, 65
  inductor mode, 65
  inductor model, 65–69
  layout considerations, 64–65
  Q-enhancement techniques, 69–80
  resonator mode, 65
  stacked-coil, 80–83
substrate loss, 63–64
  temperature dependence, 84–85
See also Printed inductors
Single microstrip-based distribution model, 198–202
Single-pole single-throw (SPST) switch, 381
Single-tuned transformers, 328–29
Solenoid inductors, 73
Spectral-domain techniques, 306
Spiral directional couplers, 366–67
  defined, 366
  top conductor layout, 367
See also Directional couplers
Spiral inductors
  circular, 89
  coupled-line EC model, 30
  cross-sectional view, 73
  EC models, 29
  five-turn, 72
  on GaAs substrate, 86
  illustrated, 3
  inductance, network model, 31
  with patterned ground shield, 78
PCB, 118–21
  physical layout, 30
  positive/negative mutual inductance paths, 35
Spiral inductors (continued)  
  quality factor for, 109  
  rectangular, 113  
  on Si substrates, 59  
  See also Inductors  
  Spiral transformers, 341–49  
  example illustration, 342  
  four-port configuration, 343  
  planar-transformer balun, 345–49  
  rectangular, 341  
  rectangular, schematic, 344  
  triformer balun, 344–45  
  two-port configuration, 343  
  See also Transformers; Wire-wrapped transformers  
  Square inductors, 110–11  
  Stability, resistor, 257  
  Stacked-coil inductors, 80–83  
  configurations, 81, 82  
  defined, 80  
  fabrication, 82  
  four-layer wiring diagram, 82–83  
  parasitic capacitance between layers, 82  
  performance, 83  
  two-level configuration, 80  
  Step-in-width, 461–62  
  Substrate loss  
  capacitive loss, 63–64  
  magnetic loss, 64  
  Si-based inductors, 63–64  
  Substrate materials, 396–97  
  characteristics, 396–97  
  dielectric constant, 397  
  MPCs, 405–7  
  properties for MICs, 398  
  thermal conductivity, 397  
  See also Fabrication; Materials  
  Superconducting lumped-element filters, 354–56  
  Switches, 381–87  
  FET, 383  
  high-isolation, 381  
  high-power, 381–87  
  isolation FET, 381, 382  
  SPST, 381  
  T/R, 383, 384  
  See also Control circuits  
  System-on-a package (SOP) technology, 291  
  Tapped coil transformers, 329–32  
  coupling coefficient, 331  
  See also  
  Transformers  
  total inductance, 330  
  transformers  
  Temperature coefficient (TC), 166–67  
  defined, 166  
  of resistors (TCR), 256  
  value, 167  
  Temperature rise, 449–50  
  Thermal resistance  
  calculation, 182  
  calculation schematic, 184  
  cross-sectional views for calculation, 183  
  definitions, 184  
  expressions for, 184–85  
  of multilayer capacitor, 183  
  Thermistors, 276  
  Thick-film inductors, 124–26  
  Thick-film MICs, 412–13  
  Thickness effect, 103–4  
  Thin-film inductors, 121–24  
  Thin-film MICs, 410–12  
  development, 410  
  etchback technique, 412  
  plate-through technique, 411–12  
  Thin-film resistors, 258, 259  
  illustrated, 3  
  materials, 259  
  microstrip mounting, 268  
  one-port EC representation, 268  
  physical layout, 270  
  two-port EC representation, 268  
  See also Resistors  
  Three-dimensional inductors, 57  
  features, 59  
  types, 59  
  Through-short-delay (TSD) calibration technique, 38  
  Thru-reflect-line (TRL) calibration accuracy, 39  
  defined, 39  
  on-wafer standards, 40  
  standards for reference impedance system, 41  
  technique, 39–41  
  Time constant, 21, 170
T-junction compensation, 463–65
   configurations, 464
   minimized effect configuration, 464
   See also Microstrip discontinuities
Tolerances, 166
Toroid core inductors, 142–45
   coil, 142, 143
   illustrated, 143
Trace layout, 69–71
   differential excitation, 70–71
   variable line width, 69–70
   vertical inductors, 71
   See also Q-enhancement techniques
Transformers, 317–49
   analysis of, 319–22
   bond wire, 332
   coil, 317
   double-tuned, 329
   equivalent circuit representation, 323–25
   ferrite, 336–39
   frequency response, 317
   ideal, 318, 322
   input voltage, 319
   magnetic coupling, 318
   parallel conductor winding, 339–41
   parameters, 318
   practical, equivalent circuit of, 325–26
   single-tuned, 328–29
   spiral, 341–49
   step-down configuration, 318
   step-up configuration, 318
   tapped coil, 329–32
   T-equivalent circuit configurations, 323
   theory, 318–29
   transmission-line, 332–36
   turns ratio, 318
   types of, 317, 329
   wideband impedance matching, 326–29
   wire-wrapped, 329–32
Transmission-line matrix method (TLM), 37
Transmission lines
   input impedance of, 6
   lumped circuit representation, 6
sections on Si substrates, 59
   twisted wire, 155
Transmission-line transformers, 332–36
   1:4 configuration, 333
   autotransformer, 336
   characteristics, 333
   coaxial cable schematic, 336
   ferrite, 337, 338
   general transmission line, 336
   illustrated, 336
   input voltage, 333
   schematic, 335
   twin wire topology, 336
   See also Transformers
Transverse transmission-line method, 301
Triformer balun, 344–45
T/R switch, 383, 384
   configurations, 384
   linearity, 387
   schematic, 386
   See also Switches
Tunable capacitors, 223
Turns
   number of, 99–101
   ratio, 318
   spacing between, 97–98
   SRF vs., 117
   variations vs. frequency for, 100, 101
Twisted wire transmission lines, 155
Two-dimensional inductors, 57
   features, 58
   types of, 58
Ultra-thin-film capacitors, 211–12
Variable width layout, 69–70
Vertical inductors, 71
Vertically mounted series capacitors, 173–75
   characteristic impedance, 173
   EC model, 174
   microstrip mounting, 174
   series impedance, 174
   transmission response, 175
   See also Capacitors
Via fence, 290–94
   coupling between via holes, 293
   cross-sectional view, 292
   defined, 291
   four-port circuit configuration, 292
   parameters summary, 292
   radiation from via ground plug, 293–94
Via holes, 279–96
analytical expressions, 283–84
backside processing steps, 282
compatible with MIC technology, 282
coupling between, 293
double configuration, 288
embedded in TRL, 289
fence, 290–94
ground, 281–82
illustrated, 3
inductance vs. diameter-to-height ratio, 284
layout, 294–96
at low frequencies, 293
low-inductance grounds, 282
measured vs. modeled input reflection coefficient, 290
measurement-based model, 289–90
method of moments, 287–89
in MMICs, 281
model illustration, 289
model parameters, 291
models, 282–90
model validation, 290
in offset configuration, 295
parallel plate waveguide model, 286–87
PHS geometry, 296
physical dimensions, 291
plated heat sink, 294
quasistatic method, 284–86
radiation resistance of, 295
single configuration, 288
thermal paths, 282
two hole configuration, 294
types of, 279
walls, 281
Voltage
across resistor, 254
control, 382
flashover, 181
input, transformer, 319
input, transmission-line transformers, 333
in lossy components, 5
maximum rating, 181, 224–25
maximum working, 256
Voltage tunable capacitors, 247–49
achieving, 247
capacitance vs. bias voltage, 248
configurations between interdigital fingers, 247
See also Capacitors
Wideband impedance matching transforms, 326–29
double tuned, 329
low and high cutoff frequencies, 327–28
low cutoff frequency, 326–27
single tuned, 328–29
See also Transformers
Wilkinson power divider, 371, 372
Wire inductors, 137–61
bond, 146–56
magnetic materials, 160–61
models, 156–60
wire-wound, 137–47
See also Inductors
Wire models, 156–60
measurement-based (air core inductors), 156–58
measurement-based (bond wires), 158–60
numerical methods, 156
Wires
above substrate backed by ground plane, 153–54
curved, connecting substrates, 154–55
maximum current handling of, 155–56
near corner, 150–51
on substrate backed by ground plane, 151–53
twisted, 155
See also Bond wire inductors
Wire-wound inductors, 137–46
analytical expressions, 137–44
ceramic block, 141
circular coil, 137–39
compact high-frequency, 144–46
configurations, 138
rectangular solenoid coil, 141–42
solenoid coil, 140–41
toroid coil, 142–45
See also Wire inductors
Wire-wrapped transformers, 329–32
bond wire, 332
tapped coil, 329–32
See also Transformers
Working voltage, 170